2010-01-08 15:02:30 +00:00
|
|
|
#ifndef __MACH_MX35_H__
|
|
|
|
#define __MACH_MX35_H__
|
2010-10-08 14:00:10 +00:00
|
|
|
|
2009-02-02 13:11:54 +00:00
|
|
|
/*
|
|
|
|
* IRAM
|
|
|
|
*/
|
|
|
|
#define MX35_IRAM_BASE_ADDR 0x10000000 /* internal ram */
|
2009-11-12 20:47:57 +00:00
|
|
|
#define MX35_IRAM_SIZE SZ_128K
|
2009-02-02 13:11:54 +00:00
|
|
|
|
2009-11-13 20:25:01 +00:00
|
|
|
#define MX35_L2CC_BASE_ADDR 0x30000000
|
|
|
|
#define MX35_L2CC_SIZE SZ_1M
|
|
|
|
|
|
|
|
#define MX35_AIPS1_BASE_ADDR 0x43f00000
|
|
|
|
#define MX35_AIPS1_SIZE SZ_1M
|
|
|
|
#define MX35_MAX_BASE_ADDR (MX35_AIPS1_BASE_ADDR + 0x04000)
|
|
|
|
#define MX35_EVTMON_BASE_ADDR (MX35_AIPS1_BASE_ADDR + 0x08000)
|
|
|
|
#define MX35_CLKCTL_BASE_ADDR (MX35_AIPS1_BASE_ADDR + 0x0c000)
|
|
|
|
#define MX35_ETB_SLOT4_BASE_ADDR (MX35_AIPS1_BASE_ADDR + 0x10000)
|
|
|
|
#define MX35_ETB_SLOT5_BASE_ADDR (MX35_AIPS1_BASE_ADDR + 0x14000)
|
|
|
|
#define MX35_ECT_CTIO_BASE_ADDR (MX35_AIPS1_BASE_ADDR + 0x18000)
|
2010-06-16 17:25:34 +00:00
|
|
|
#define MX35_I2C1_BASE_ADDR (MX35_AIPS1_BASE_ADDR + 0x80000)
|
2009-11-13 20:25:01 +00:00
|
|
|
#define MX35_I2C3_BASE_ADDR (MX35_AIPS1_BASE_ADDR + 0x84000)
|
|
|
|
#define MX35_UART1_BASE_ADDR (MX35_AIPS1_BASE_ADDR + 0x90000)
|
|
|
|
#define MX35_UART2_BASE_ADDR (MX35_AIPS1_BASE_ADDR + 0x94000)
|
|
|
|
#define MX35_I2C2_BASE_ADDR (MX35_AIPS1_BASE_ADDR + 0x98000)
|
|
|
|
#define MX35_OWIRE_BASE_ADDR (MX35_AIPS1_BASE_ADDR + 0x9c000)
|
|
|
|
#define MX35_SSI1_BASE_ADDR (MX35_AIPS1_BASE_ADDR + 0xa0000)
|
|
|
|
#define MX35_CSPI1_BASE_ADDR (MX35_AIPS1_BASE_ADDR + 0xa4000)
|
|
|
|
#define MX35_KPP_BASE_ADDR (MX35_AIPS1_BASE_ADDR + 0xa8000)
|
|
|
|
#define MX35_IOMUXC_BASE_ADDR (MX35_AIPS1_BASE_ADDR + 0xac000)
|
|
|
|
#define MX35_ECT_IP1_BASE_ADDR (MX35_AIPS1_BASE_ADDR + 0xb8000)
|
|
|
|
#define MX35_ECT_IP2_BASE_ADDR (MX35_AIPS1_BASE_ADDR + 0xbc000)
|
|
|
|
|
|
|
|
#define MX35_SPBA0_BASE_ADDR 0x50000000
|
|
|
|
#define MX35_SPBA0_SIZE SZ_1M
|
|
|
|
#define MX35_UART3_BASE_ADDR (MX35_SPBA0_BASE_ADDR + 0x0c000)
|
|
|
|
#define MX35_CSPI2_BASE_ADDR (MX35_SPBA0_BASE_ADDR + 0x10000)
|
|
|
|
#define MX35_SSI2_BASE_ADDR (MX35_SPBA0_BASE_ADDR + 0x14000)
|
|
|
|
#define MX35_ATA_DMA_BASE_ADDR (MX35_SPBA0_BASE_ADDR + 0x20000)
|
|
|
|
#define MX35_MSHC1_BASE_ADDR (MX35_SPBA0_BASE_ADDR + 0x24000)
|
2009-11-12 20:47:57 +00:00
|
|
|
#define MX35_FEC_BASE_ADDR 0x50038000
|
2009-11-13 20:25:01 +00:00
|
|
|
#define MX35_SPBA_CTRL_BASE_ADDR (MX35_SPBA0_BASE_ADDR + 0x3c000)
|
|
|
|
|
|
|
|
#define MX35_AIPS2_BASE_ADDR 0x53f00000
|
|
|
|
#define MX35_AIPS2_SIZE SZ_1M
|
|
|
|
#define MX35_CCM_BASE_ADDR (MX35_AIPS2_BASE_ADDR + 0x80000)
|
|
|
|
#define MX35_GPT1_BASE_ADDR (MX35_AIPS2_BASE_ADDR + 0x90000)
|
|
|
|
#define MX35_EPIT1_BASE_ADDR (MX35_AIPS2_BASE_ADDR + 0x94000)
|
|
|
|
#define MX35_EPIT2_BASE_ADDR (MX35_AIPS2_BASE_ADDR + 0x98000)
|
|
|
|
#define MX35_GPIO3_BASE_ADDR (MX35_AIPS2_BASE_ADDR + 0xa4000)
|
|
|
|
#define MX35_SCC_BASE_ADDR (MX35_AIPS2_BASE_ADDR + 0xac000)
|
|
|
|
#define MX35_RNGA_BASE_ADDR (MX35_AIPS2_BASE_ADDR + 0xb0000)
|
2010-10-11 10:55:22 +00:00
|
|
|
#define MX35_ESDHC1_BASE_ADDR (MX35_AIPS2_BASE_ADDR + 0xb4000)
|
|
|
|
#define MX35_ESDHC2_BASE_ADDR (MX35_AIPS2_BASE_ADDR + 0xb8000)
|
|
|
|
#define MX35_ESDHC3_BASE_ADDR (MX35_AIPS2_BASE_ADDR + 0xbc000)
|
2009-11-13 20:25:01 +00:00
|
|
|
#define MX35_IPU_CTRL_BASE_ADDR (MX35_AIPS2_BASE_ADDR + 0xc0000)
|
|
|
|
#define MX35_AUDMUX_BASE_ADDR (MX35_AIPS2_BASE_ADDR + 0xc4000)
|
|
|
|
#define MX35_GPIO1_BASE_ADDR (MX35_AIPS2_BASE_ADDR + 0xcc000)
|
|
|
|
#define MX35_GPIO2_BASE_ADDR (MX35_AIPS2_BASE_ADDR + 0xd0000)
|
|
|
|
#define MX35_SDMA_BASE_ADDR (MX35_AIPS2_BASE_ADDR + 0xd4000)
|
|
|
|
#define MX35_RTC_BASE_ADDR (MX35_AIPS2_BASE_ADDR + 0xd8000)
|
|
|
|
#define MX35_WDOG_BASE_ADDR (MX35_AIPS2_BASE_ADDR + 0xdc000)
|
|
|
|
#define MX35_PWM_BASE_ADDR (MX35_AIPS2_BASE_ADDR + 0xe0000)
|
2010-07-22 09:41:56 +00:00
|
|
|
#define MX35_CAN1_BASE_ADDR (MX35_AIPS2_BASE_ADDR + 0xe4000)
|
|
|
|
#define MX35_CAN2_BASE_ADDR (MX35_AIPS2_BASE_ADDR + 0xe8000)
|
2009-11-13 20:25:01 +00:00
|
|
|
#define MX35_RTIC_BASE_ADDR (MX35_AIPS2_BASE_ADDR + 0xec000)
|
2010-10-08 14:00:10 +00:00
|
|
|
#define MX35_IIM_BASE_ADDR (MX35_AIPS2_BASE_ADDR + 0xf0000)
|
2010-11-12 15:40:06 +00:00
|
|
|
#define MX35_USB_BASE_ADDR (MX35_AIPS2_BASE_ADDR + 0xf4000)
|
|
|
|
#define MX35_USB_OTG_BASE_ADDR (MX35_USB_BASE_ADDR + 0x0000)
|
|
|
|
/*
|
|
|
|
* The Reference Manual (IMX35RM, Rev. 2, 3/2009) claims an offset of 0x200 for
|
|
|
|
* HS. When host support was implemented only a preliminary document was
|
|
|
|
* available, which told 0x400. This works fine.
|
|
|
|
*/
|
|
|
|
#define MX35_USB_HS_BASE_ADDR (MX35_USB_BASE_ADDR + 0x0400)
|
2009-11-13 20:25:01 +00:00
|
|
|
|
|
|
|
#define MX35_ROMP_BASE_ADDR 0x60000000
|
|
|
|
#define MX35_ROMP_SIZE SZ_1M
|
|
|
|
|
|
|
|
#define MX35_AVIC_BASE_ADDR 0x68000000
|
|
|
|
#define MX35_AVIC_SIZE SZ_1M
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Memory regions and CS
|
|
|
|
*/
|
|
|
|
#define MX35_IPU_MEM_BASE_ADDR 0x70000000
|
|
|
|
#define MX35_CSD0_BASE_ADDR 0x80000000
|
|
|
|
#define MX35_CSD1_BASE_ADDR 0x90000000
|
|
|
|
|
|
|
|
#define MX35_CS0_BASE_ADDR 0xa0000000
|
|
|
|
#define MX35_CS1_BASE_ADDR 0xa8000000
|
|
|
|
#define MX35_CS2_BASE_ADDR 0xb0000000
|
|
|
|
#define MX35_CS3_BASE_ADDR 0xb2000000
|
|
|
|
|
|
|
|
#define MX35_CS4_BASE_ADDR 0xb4000000
|
2010-10-25 13:44:25 +00:00
|
|
|
#define MX35_CS4_BASE_ADDR_VIRT 0xf6000000
|
2009-11-13 20:25:01 +00:00
|
|
|
#define MX35_CS4_SIZE SZ_32M
|
|
|
|
|
|
|
|
#define MX35_CS5_BASE_ADDR 0xb6000000
|
2010-10-25 13:44:25 +00:00
|
|
|
#define MX35_CS5_BASE_ADDR_VIRT 0xf8000000
|
2009-11-13 20:25:01 +00:00
|
|
|
#define MX35_CS5_SIZE SZ_32M
|
|
|
|
|
|
|
|
/*
|
|
|
|
* NAND, SDRAM, WEIM, M3IF, EMI controllers
|
|
|
|
*/
|
|
|
|
#define MX35_X_MEMC_BASE_ADDR 0xb8000000
|
|
|
|
#define MX35_X_MEMC_SIZE SZ_64K
|
|
|
|
#define MX35_ESDCTL_BASE_ADDR (MX35_X_MEMC_BASE_ADDR + 0x1000)
|
|
|
|
#define MX35_WEIM_BASE_ADDR (MX35_X_MEMC_BASE_ADDR + 0x2000)
|
|
|
|
#define MX35_M3IF_BASE_ADDR (MX35_X_MEMC_BASE_ADDR + 0x3000)
|
|
|
|
#define MX35_EMI_CTL_BASE_ADDR (MX35_X_MEMC_BASE_ADDR + 0x4000)
|
|
|
|
#define MX35_PCMCIA_CTL_BASE_ADDR MX35_EMI_CTL_BASE_ADDR
|
|
|
|
|
2009-11-12 20:47:57 +00:00
|
|
|
#define MX35_NFC_BASE_ADDR 0xbb000000
|
2009-11-13 20:25:01 +00:00
|
|
|
#define MX35_PCMCIA_MEM_BASE_ADDR 0xbc000000
|
2009-02-02 13:11:54 +00:00
|
|
|
|
2010-10-25 13:44:25 +00:00
|
|
|
#define MX35_IO_P2V(x) IMX_IO_P2V(x)
|
2010-10-25 09:40:30 +00:00
|
|
|
#define MX35_IO_ADDRESS(x) IOMEM(MX35_IO_P2V(x))
|
2009-12-16 18:07:20 +00:00
|
|
|
|
2009-02-02 13:11:54 +00:00
|
|
|
/*
|
|
|
|
* Interrupt numbers
|
|
|
|
*/
|
2009-11-12 20:47:57 +00:00
|
|
|
#define MX35_INT_OWIRE 2
|
2009-11-13 20:25:01 +00:00
|
|
|
#define MX35_INT_I2C3 3
|
|
|
|
#define MX35_INT_I2C2 4
|
|
|
|
#define MX35_INT_RTIC 6
|
2010-10-12 11:12:32 +00:00
|
|
|
#define MX35_INT_ESDHC1 7
|
|
|
|
#define MX35_INT_ESDHC2 8
|
|
|
|
#define MX35_INT_ESDHC3 9
|
2010-06-16 17:25:34 +00:00
|
|
|
#define MX35_INT_I2C1 10
|
2009-02-02 13:11:54 +00:00
|
|
|
#define MX35_INT_SSI1 11
|
|
|
|
#define MX35_INT_SSI2 12
|
2009-11-13 20:25:01 +00:00
|
|
|
#define MX35_INT_CSPI2 13
|
|
|
|
#define MX35_INT_CSPI1 14
|
|
|
|
#define MX35_INT_ATA 15
|
2009-11-12 20:47:57 +00:00
|
|
|
#define MX35_INT_GPU2D 16
|
|
|
|
#define MX35_INT_ASRC 17
|
2009-11-13 20:25:01 +00:00
|
|
|
#define MX35_INT_UART3 18
|
|
|
|
#define MX35_INT_IIM 19
|
|
|
|
#define MX35_INT_RNGA 22
|
|
|
|
#define MX35_INT_EVTMON 23
|
|
|
|
#define MX35_INT_KPP 24
|
|
|
|
#define MX35_INT_RTC 25
|
|
|
|
#define MX35_INT_PWM 26
|
|
|
|
#define MX35_INT_EPIT2 27
|
|
|
|
#define MX35_INT_EPIT1 28
|
|
|
|
#define MX35_INT_GPT 29
|
|
|
|
#define MX35_INT_POWER_FAIL 30
|
|
|
|
#define MX35_INT_UART2 32
|
2010-08-23 09:25:52 +00:00
|
|
|
#define MX35_INT_NFC 33
|
2009-11-13 20:25:01 +00:00
|
|
|
#define MX35_INT_SDMA 34
|
2010-11-12 15:40:06 +00:00
|
|
|
#define MX35_INT_USB_HS 35
|
|
|
|
#define MX35_INT_USB_OTG 37
|
2009-11-13 20:25:01 +00:00
|
|
|
#define MX35_INT_MSHC1 39
|
2009-11-12 20:47:57 +00:00
|
|
|
#define MX35_INT_ESAI 40
|
2009-11-13 20:25:01 +00:00
|
|
|
#define MX35_INT_IPU_ERR 41
|
|
|
|
#define MX35_INT_IPU_SYN 42
|
2009-11-12 20:47:57 +00:00
|
|
|
#define MX35_INT_CAN1 43
|
|
|
|
#define MX35_INT_CAN2 44
|
2009-11-13 20:25:01 +00:00
|
|
|
#define MX35_INT_UART1 45
|
2009-11-12 20:47:57 +00:00
|
|
|
#define MX35_INT_MLB 46
|
|
|
|
#define MX35_INT_SPDIF 47
|
2009-11-13 20:25:01 +00:00
|
|
|
#define MX35_INT_ECT 48
|
|
|
|
#define MX35_INT_SCC_SCM 49
|
|
|
|
#define MX35_INT_SCC_SMN 50
|
|
|
|
#define MX35_INT_GPIO2 51
|
|
|
|
#define MX35_INT_GPIO1 52
|
|
|
|
#define MX35_INT_WDOG 55
|
|
|
|
#define MX35_INT_GPIO3 56
|
2009-11-12 20:47:57 +00:00
|
|
|
#define MX35_INT_FEC 57
|
2009-11-13 20:25:01 +00:00
|
|
|
#define MX35_INT_EXT_POWER 58
|
|
|
|
#define MX35_INT_EXT_TEMPER 59
|
|
|
|
#define MX35_INT_EXT_SENSOR60 60
|
|
|
|
#define MX35_INT_EXT_SENSOR61 61
|
|
|
|
#define MX35_INT_EXT_WDOG 62
|
|
|
|
#define MX35_INT_EXT_TV 63
|
|
|
|
|
2010-08-25 15:37:45 +00:00
|
|
|
#define MX35_DMA_REQ_SSI2_RX1 22
|
|
|
|
#define MX35_DMA_REQ_SSI2_TX1 23
|
|
|
|
#define MX35_DMA_REQ_SSI2_RX0 24
|
|
|
|
#define MX35_DMA_REQ_SSI2_TX0 25
|
|
|
|
#define MX35_DMA_REQ_SSI1_RX1 26
|
|
|
|
#define MX35_DMA_REQ_SSI1_TX1 27
|
|
|
|
#define MX35_DMA_REQ_SSI1_RX0 28
|
|
|
|
#define MX35_DMA_REQ_SSI1_TX0 29
|
|
|
|
|
2009-11-13 20:25:01 +00:00
|
|
|
#define MX35_PROD_SIGNATURE 0x1 /* For MX31 */
|
|
|
|
|
2010-01-08 15:02:30 +00:00
|
|
|
#endif /* ifndef __MACH_MX35_H__ */
|