2005-09-26 06:04:21 +00:00
|
|
|
/*
|
|
|
|
* SMP support for power macintosh.
|
|
|
|
*
|
|
|
|
* We support both the old "powersurge" SMP architecture
|
|
|
|
* and the current Core99 (G4 PowerMac) machines.
|
|
|
|
*
|
|
|
|
* Note that we don't support the very first rev. of
|
|
|
|
* Apple/DayStar 2 CPUs board, the one with the funky
|
|
|
|
* watchdog. Hopefully, none of these should be there except
|
|
|
|
* maybe internally to Apple. I should probably still add some
|
|
|
|
* code to detect this card though and disable SMP. --BenH.
|
|
|
|
*
|
|
|
|
* Support Macintosh G4 SMP by Troy Benjegerdes (hozer@drgw.net)
|
|
|
|
* and Ben Herrenschmidt <benh@kernel.crashing.org>.
|
|
|
|
*
|
|
|
|
* Support for DayStar quad CPU cards
|
|
|
|
* Copyright (C) XLR8, Inc. 1994-2000
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or
|
|
|
|
* modify it under the terms of the GNU General Public License
|
|
|
|
* as published by the Free Software Foundation; either version
|
|
|
|
* 2 of the License, or (at your option) any later version.
|
|
|
|
*/
|
|
|
|
#include <linux/kernel.h>
|
|
|
|
#include <linux/sched.h>
|
2017-02-08 17:51:36 +00:00
|
|
|
#include <linux/sched/hotplug.h>
|
2005-09-26 06:04:21 +00:00
|
|
|
#include <linux/smp.h>
|
|
|
|
#include <linux/interrupt.h>
|
|
|
|
#include <linux/kernel_stat.h>
|
|
|
|
#include <linux/delay.h>
|
|
|
|
#include <linux/init.h>
|
|
|
|
#include <linux/spinlock.h>
|
|
|
|
#include <linux/errno.h>
|
|
|
|
#include <linux/hardirq.h>
|
|
|
|
#include <linux/cpu.h>
|
2005-11-19 10:24:55 +00:00
|
|
|
#include <linux/compiler.h>
|
2005-09-26 06:04:21 +00:00
|
|
|
|
|
|
|
#include <asm/ptrace.h>
|
2011-07-26 23:09:06 +00:00
|
|
|
#include <linux/atomic.h>
|
2008-06-24 01:32:21 +00:00
|
|
|
#include <asm/code-patching.h>
|
2005-09-26 06:04:21 +00:00
|
|
|
#include <asm/irq.h>
|
|
|
|
#include <asm/page.h>
|
|
|
|
#include <asm/pgtable.h>
|
|
|
|
#include <asm/sections.h>
|
|
|
|
#include <asm/io.h>
|
|
|
|
#include <asm/prom.h>
|
|
|
|
#include <asm/smp.h>
|
|
|
|
#include <asm/machdep.h>
|
|
|
|
#include <asm/pmac_feature.h>
|
|
|
|
#include <asm/time.h>
|
2005-10-01 03:49:08 +00:00
|
|
|
#include <asm/mpic.h>
|
2005-09-26 06:04:21 +00:00
|
|
|
#include <asm/cacheflush.h>
|
|
|
|
#include <asm/keylargo.h>
|
2005-10-22 06:02:39 +00:00
|
|
|
#include <asm/pmac_low_i2c.h>
|
2006-01-07 00:41:02 +00:00
|
|
|
#include <asm/pmac_pfunc.h>
|
2005-10-22 06:02:39 +00:00
|
|
|
|
2010-05-19 02:56:29 +00:00
|
|
|
#include "pmac.h"
|
|
|
|
|
2009-01-11 19:03:45 +00:00
|
|
|
#undef DEBUG
|
2005-10-22 06:02:39 +00:00
|
|
|
|
|
|
|
#ifdef DEBUG
|
|
|
|
#define DBG(fmt...) udbg_printf(fmt)
|
|
|
|
#else
|
|
|
|
#define DBG(fmt...)
|
|
|
|
#endif
|
|
|
|
|
|
|
|
extern void __secondary_start_pmac_0(void);
|
2006-01-07 00:41:02 +00:00
|
|
|
extern int pmac_pfunc_base_install(void);
|
2005-10-22 06:02:39 +00:00
|
|
|
|
2009-06-18 23:30:07 +00:00
|
|
|
static void (*pmac_tb_freeze)(int freeze);
|
|
|
|
static u64 timebase;
|
|
|
|
static int tb_req;
|
2005-10-22 06:02:39 +00:00
|
|
|
|
2011-05-10 19:29:42 +00:00
|
|
|
#ifdef CONFIG_PPC_PMAC32_PSURGE
|
2005-09-26 06:04:21 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Powersurge (old powermac SMP) support.
|
|
|
|
*/
|
|
|
|
|
|
|
|
/* Addresses for powersurge registers */
|
|
|
|
#define HAMMERHEAD_BASE 0xf8000000
|
|
|
|
#define HHEAD_CONFIG 0x90
|
|
|
|
#define HHEAD_SEC_INTR 0xc0
|
|
|
|
|
|
|
|
/* register for interrupting the primary processor on the powersurge */
|
|
|
|
/* N.B. this is actually the ethernet ROM! */
|
|
|
|
#define PSURGE_PRI_INTR 0xf3019000
|
|
|
|
|
|
|
|
/* register for storing the start address for the secondary processor */
|
|
|
|
/* N.B. this is the PCI config space address register for the 1st bridge */
|
|
|
|
#define PSURGE_START 0xf2800000
|
|
|
|
|
|
|
|
/* Daystar/XLR8 4-CPU card */
|
|
|
|
#define PSURGE_QUAD_REG_ADDR 0xf8800000
|
|
|
|
|
|
|
|
#define PSURGE_QUAD_IRQ_SET 0
|
|
|
|
#define PSURGE_QUAD_IRQ_CLR 1
|
|
|
|
#define PSURGE_QUAD_IRQ_PRIMARY 2
|
|
|
|
#define PSURGE_QUAD_CKSTOP_CTL 3
|
|
|
|
#define PSURGE_QUAD_PRIMARY_ARB 4
|
|
|
|
#define PSURGE_QUAD_BOARD_ID 6
|
|
|
|
#define PSURGE_QUAD_WHICH_CPU 7
|
|
|
|
#define PSURGE_QUAD_CKSTOP_RDBK 8
|
|
|
|
#define PSURGE_QUAD_RESET_CTL 11
|
|
|
|
|
|
|
|
#define PSURGE_QUAD_OUT(r, v) (out_8(quad_base + ((r) << 4) + 4, (v)))
|
|
|
|
#define PSURGE_QUAD_IN(r) (in_8(quad_base + ((r) << 4) + 4) & 0x0f)
|
|
|
|
#define PSURGE_QUAD_BIS(r, v) (PSURGE_QUAD_OUT((r), PSURGE_QUAD_IN(r) | (v)))
|
|
|
|
#define PSURGE_QUAD_BIC(r, v) (PSURGE_QUAD_OUT((r), PSURGE_QUAD_IN(r) & ~(v)))
|
|
|
|
|
|
|
|
/* virtual addresses for the above */
|
|
|
|
static volatile u8 __iomem *hhead_base;
|
|
|
|
static volatile u8 __iomem *quad_base;
|
|
|
|
static volatile u32 __iomem *psurge_pri_intr;
|
|
|
|
static volatile u8 __iomem *psurge_sec_intr;
|
|
|
|
static volatile u32 __iomem *psurge_start;
|
|
|
|
|
|
|
|
/* values for psurge_type */
|
|
|
|
#define PSURGE_NONE -1
|
|
|
|
#define PSURGE_DUAL 0
|
|
|
|
#define PSURGE_QUAD_OKEE 1
|
|
|
|
#define PSURGE_QUAD_COTTON 2
|
|
|
|
#define PSURGE_QUAD_ICEGRASS 3
|
|
|
|
|
|
|
|
/* what sort of powersurge board we have */
|
|
|
|
static int psurge_type = PSURGE_NONE;
|
|
|
|
|
2011-05-10 19:30:22 +00:00
|
|
|
/* irq for secondary cpus to report */
|
2012-02-14 21:06:50 +00:00
|
|
|
static struct irq_domain *psurge_host;
|
2011-05-10 19:30:22 +00:00
|
|
|
int psurge_secondary_virq;
|
|
|
|
|
2005-09-26 06:04:21 +00:00
|
|
|
/*
|
|
|
|
* Set and clear IPIs for powersurge.
|
|
|
|
*/
|
|
|
|
static inline void psurge_set_ipi(int cpu)
|
|
|
|
{
|
|
|
|
if (psurge_type == PSURGE_NONE)
|
|
|
|
return;
|
|
|
|
if (cpu == 0)
|
|
|
|
in_be32(psurge_pri_intr);
|
|
|
|
else if (psurge_type == PSURGE_DUAL)
|
|
|
|
out_8(psurge_sec_intr, 0);
|
|
|
|
else
|
|
|
|
PSURGE_QUAD_OUT(PSURGE_QUAD_IRQ_SET, 1 << cpu);
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void psurge_clr_ipi(int cpu)
|
|
|
|
{
|
|
|
|
if (cpu > 0) {
|
|
|
|
switch(psurge_type) {
|
|
|
|
case PSURGE_DUAL:
|
|
|
|
out_8(psurge_sec_intr, ~0);
|
|
|
|
case PSURGE_NONE:
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
PSURGE_QUAD_OUT(PSURGE_QUAD_IRQ_CLR, 1 << cpu);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* On powersurge (old SMP powermac architecture) we don't have
|
|
|
|
* separate IPIs for separate messages like openpic does. Instead
|
powerpc: Consolidate ipi message mux and demux
Consolidate the mux and demux of ipi messages into smp.c and call
a new smp_ops callback to actually trigger the ipi.
The powerpc architecture code is optimised for having 4 distinct
ipi triggers, which are mapped to 4 distinct messages (ipi many, ipi
single, scheduler ipi, and enter debugger). However, several interrupt
controllers only provide a single software triggered interrupt that
can be delivered to each cpu. To resolve this limitation, each smp_ops
implementation created a per-cpu variable that is manipulated with atomic
bitops. Since these lines will be contended they are optimialy marked as
shared_aligned and take a full cache line for each cpu. Distro kernels
may have 2 or 3 of these in their config, each taking per-cpu space
even though at most one will be in use.
This consolidation removes smp_message_recv and replaces the single call
actions cases with direct calls from the common message recognition loop.
The complicated debugger ipi case with its muxed crash handling code is
moved to debug_ipi_action which is now called from the demux code (instead
of the multi-message action calling smp_message_recv).
I put a call to reschedule_action to increase the likelyhood of correctly
merging the anticipated scheduler_ipi() hook coming from the scheduler
tree; that single required call can be inlined later.
The actual message decode is a copy of the old pseries xics code with its
memory barriers and cache line spacing, augmented with a per-cpu unsigned
long based on the book-e doorbell code. The optional data is set via a
callback from the implementation and is passed to the new cause-ipi hook
along with the logical cpu number. While currently only the doorbell
implemntation uses this data it should be almost zero cost to retrieve and
pass it -- it adds a single register load for the argument from the same
cache line to which we just completed a store and the register is dead
on return from the call. I extended the data element from unsigned int
to unsigned long in case some other code wanted to associate a pointer.
The doorbell check_self is replaced by a call to smp_muxed_ipi_resend,
conditioned on the CPU_DBELL feature. The ifdef guard could be relaxed
to CONFIG_SMP but I left it with BOOKE for now.
Also, the doorbell interrupt vector for book-e was not calling irq_enter
and irq_exit, which throws off cpu accounting and causes code to not
realize it is running in interrupt context. Add the missing calls.
Signed-off-by: Milton Miller <miltonm@bga.com>
Signed-off-by: Benjamin Herrenschmidt <benh@kernel.crashing.org>
2011-05-10 19:29:39 +00:00
|
|
|
* use the generic demux helpers
|
2005-09-26 06:04:21 +00:00
|
|
|
* -- paulus.
|
|
|
|
*/
|
2011-05-10 19:30:22 +00:00
|
|
|
static irqreturn_t psurge_ipi_intr(int irq, void *d)
|
2005-09-26 06:04:21 +00:00
|
|
|
{
|
powerpc: Consolidate ipi message mux and demux
Consolidate the mux and demux of ipi messages into smp.c and call
a new smp_ops callback to actually trigger the ipi.
The powerpc architecture code is optimised for having 4 distinct
ipi triggers, which are mapped to 4 distinct messages (ipi many, ipi
single, scheduler ipi, and enter debugger). However, several interrupt
controllers only provide a single software triggered interrupt that
can be delivered to each cpu. To resolve this limitation, each smp_ops
implementation created a per-cpu variable that is manipulated with atomic
bitops. Since these lines will be contended they are optimialy marked as
shared_aligned and take a full cache line for each cpu. Distro kernels
may have 2 or 3 of these in their config, each taking per-cpu space
even though at most one will be in use.
This consolidation removes smp_message_recv and replaces the single call
actions cases with direct calls from the common message recognition loop.
The complicated debugger ipi case with its muxed crash handling code is
moved to debug_ipi_action which is now called from the demux code (instead
of the multi-message action calling smp_message_recv).
I put a call to reschedule_action to increase the likelyhood of correctly
merging the anticipated scheduler_ipi() hook coming from the scheduler
tree; that single required call can be inlined later.
The actual message decode is a copy of the old pseries xics code with its
memory barriers and cache line spacing, augmented with a per-cpu unsigned
long based on the book-e doorbell code. The optional data is set via a
callback from the implementation and is passed to the new cause-ipi hook
along with the logical cpu number. While currently only the doorbell
implemntation uses this data it should be almost zero cost to retrieve and
pass it -- it adds a single register load for the argument from the same
cache line to which we just completed a store and the register is dead
on return from the call. I extended the data element from unsigned int
to unsigned long in case some other code wanted to associate a pointer.
The doorbell check_self is replaced by a call to smp_muxed_ipi_resend,
conditioned on the CPU_DBELL feature. The ifdef guard could be relaxed
to CONFIG_SMP but I left it with BOOKE for now.
Also, the doorbell interrupt vector for book-e was not calling irq_enter
and irq_exit, which throws off cpu accounting and causes code to not
realize it is running in interrupt context. Add the missing calls.
Signed-off-by: Milton Miller <miltonm@bga.com>
Signed-off-by: Benjamin Herrenschmidt <benh@kernel.crashing.org>
2011-05-10 19:29:39 +00:00
|
|
|
psurge_clr_ipi(smp_processor_id());
|
|
|
|
smp_ipi_demux();
|
2005-09-26 06:04:21 +00:00
|
|
|
|
|
|
|
return IRQ_HANDLED;
|
|
|
|
}
|
|
|
|
|
2017-04-13 10:16:21 +00:00
|
|
|
static void smp_psurge_cause_ipi(int cpu)
|
2005-09-26 06:04:21 +00:00
|
|
|
{
|
2011-05-10 19:29:10 +00:00
|
|
|
psurge_set_ipi(cpu);
|
2005-09-26 06:04:21 +00:00
|
|
|
}
|
|
|
|
|
2012-02-14 21:06:50 +00:00
|
|
|
static int psurge_host_map(struct irq_domain *h, unsigned int virq,
|
2011-05-10 19:30:22 +00:00
|
|
|
irq_hw_number_t hw)
|
|
|
|
{
|
|
|
|
irq_set_chip_and_handler(virq, &dummy_irq_chip, handle_percpu_irq);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2012-01-26 19:24:34 +00:00
|
|
|
static const struct irq_domain_ops psurge_host_ops = {
|
2011-05-10 19:30:22 +00:00
|
|
|
.map = psurge_host_map,
|
|
|
|
};
|
|
|
|
|
|
|
|
static int psurge_secondary_ipi_init(void)
|
|
|
|
{
|
|
|
|
int rc = -ENOMEM;
|
|
|
|
|
2013-06-08 11:57:40 +00:00
|
|
|
psurge_host = irq_domain_add_nomap(NULL, ~0, &psurge_host_ops, NULL);
|
2011-05-10 19:30:22 +00:00
|
|
|
|
|
|
|
if (psurge_host)
|
|
|
|
psurge_secondary_virq = irq_create_direct_mapping(psurge_host);
|
|
|
|
|
|
|
|
if (psurge_secondary_virq)
|
|
|
|
rc = request_irq(psurge_secondary_virq, psurge_ipi_intr,
|
2011-10-05 02:30:50 +00:00
|
|
|
IRQF_PERCPU | IRQF_NO_THREAD, "IPI", NULL);
|
2011-05-10 19:30:22 +00:00
|
|
|
|
|
|
|
if (rc)
|
|
|
|
pr_err("Failed to setup secondary cpu IPI\n");
|
|
|
|
|
|
|
|
return rc;
|
|
|
|
}
|
|
|
|
|
2005-09-26 06:04:21 +00:00
|
|
|
/*
|
|
|
|
* Determine a quad card presence. We read the board ID register, we
|
|
|
|
* force the data bus to change to something else, and we read it again.
|
|
|
|
* It it's stable, then the register probably exist (ugh !)
|
|
|
|
*/
|
|
|
|
static int __init psurge_quad_probe(void)
|
|
|
|
{
|
|
|
|
int type;
|
|
|
|
unsigned int i;
|
|
|
|
|
|
|
|
type = PSURGE_QUAD_IN(PSURGE_QUAD_BOARD_ID);
|
|
|
|
if (type < PSURGE_QUAD_OKEE || type > PSURGE_QUAD_ICEGRASS
|
|
|
|
|| type != PSURGE_QUAD_IN(PSURGE_QUAD_BOARD_ID))
|
|
|
|
return PSURGE_DUAL;
|
|
|
|
|
|
|
|
/* looks OK, try a slightly more rigorous test */
|
|
|
|
/* bogus is not necessarily cacheline-aligned,
|
|
|
|
though I don't suppose that really matters. -- paulus */
|
|
|
|
for (i = 0; i < 100; i++) {
|
|
|
|
volatile u32 bogus[8];
|
|
|
|
bogus[(0+i)%8] = 0x00000000;
|
|
|
|
bogus[(1+i)%8] = 0x55555555;
|
|
|
|
bogus[(2+i)%8] = 0xFFFFFFFF;
|
|
|
|
bogus[(3+i)%8] = 0xAAAAAAAA;
|
|
|
|
bogus[(4+i)%8] = 0x33333333;
|
|
|
|
bogus[(5+i)%8] = 0xCCCCCCCC;
|
|
|
|
bogus[(6+i)%8] = 0xCCCCCCCC;
|
|
|
|
bogus[(7+i)%8] = 0x33333333;
|
|
|
|
wmb();
|
|
|
|
asm volatile("dcbf 0,%0" : : "r" (bogus) : "memory");
|
|
|
|
mb();
|
|
|
|
if (type != PSURGE_QUAD_IN(PSURGE_QUAD_BOARD_ID))
|
|
|
|
return PSURGE_DUAL;
|
|
|
|
}
|
|
|
|
return type;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void __init psurge_quad_init(void)
|
|
|
|
{
|
|
|
|
int procbits;
|
|
|
|
|
|
|
|
if (ppc_md.progress) ppc_md.progress("psurge_quad_init", 0x351);
|
|
|
|
procbits = ~PSURGE_QUAD_IN(PSURGE_QUAD_WHICH_CPU);
|
|
|
|
if (psurge_type == PSURGE_QUAD_ICEGRASS)
|
|
|
|
PSURGE_QUAD_BIS(PSURGE_QUAD_RESET_CTL, procbits);
|
|
|
|
else
|
|
|
|
PSURGE_QUAD_BIC(PSURGE_QUAD_CKSTOP_CTL, procbits);
|
|
|
|
mdelay(33);
|
|
|
|
out_8(psurge_sec_intr, ~0);
|
|
|
|
PSURGE_QUAD_OUT(PSURGE_QUAD_IRQ_CLR, procbits);
|
|
|
|
PSURGE_QUAD_BIS(PSURGE_QUAD_RESET_CTL, procbits);
|
|
|
|
if (psurge_type != PSURGE_QUAD_ICEGRASS)
|
|
|
|
PSURGE_QUAD_BIS(PSURGE_QUAD_CKSTOP_CTL, procbits);
|
|
|
|
PSURGE_QUAD_BIC(PSURGE_QUAD_PRIMARY_ARB, procbits);
|
|
|
|
mdelay(33);
|
|
|
|
PSURGE_QUAD_BIC(PSURGE_QUAD_RESET_CTL, procbits);
|
|
|
|
mdelay(33);
|
|
|
|
PSURGE_QUAD_BIS(PSURGE_QUAD_PRIMARY_ARB, procbits);
|
|
|
|
mdelay(33);
|
|
|
|
}
|
|
|
|
|
2015-04-04 08:28:50 +00:00
|
|
|
static void __init smp_psurge_probe(void)
|
2005-09-26 06:04:21 +00:00
|
|
|
{
|
|
|
|
int i, ncpus;
|
2007-04-24 03:53:04 +00:00
|
|
|
struct device_node *dn;
|
2005-09-26 06:04:21 +00:00
|
|
|
|
|
|
|
/* We don't do SMP on the PPC601 -- paulus */
|
|
|
|
if (PVR_VER(mfspr(SPRN_PVR)) == 1)
|
2015-04-14 19:52:50 +00:00
|
|
|
return;
|
2005-09-26 06:04:21 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* The powersurge cpu board can be used in the generation
|
|
|
|
* of powermacs that have a socket for an upgradeable cpu card,
|
|
|
|
* including the 7500, 8500, 9500, 9600.
|
|
|
|
* The device tree doesn't tell you if you have 2 cpus because
|
|
|
|
* OF doesn't know anything about the 2nd processor.
|
|
|
|
* Instead we look for magic bits in magic registers,
|
|
|
|
* in the hammerhead memory controller in the case of the
|
|
|
|
* dual-cpu powersurge board. -- paulus.
|
|
|
|
*/
|
2007-04-24 03:53:04 +00:00
|
|
|
dn = of_find_node_by_name(NULL, "hammerhead");
|
|
|
|
if (dn == NULL)
|
2015-04-14 19:52:50 +00:00
|
|
|
return;
|
2007-04-24 03:53:04 +00:00
|
|
|
of_node_put(dn);
|
2005-09-26 06:04:21 +00:00
|
|
|
|
|
|
|
hhead_base = ioremap(HAMMERHEAD_BASE, 0x800);
|
|
|
|
quad_base = ioremap(PSURGE_QUAD_REG_ADDR, 1024);
|
|
|
|
psurge_sec_intr = hhead_base + HHEAD_SEC_INTR;
|
|
|
|
|
|
|
|
psurge_type = psurge_quad_probe();
|
|
|
|
if (psurge_type != PSURGE_DUAL) {
|
|
|
|
psurge_quad_init();
|
|
|
|
/* All released cards using this HW design have 4 CPUs */
|
|
|
|
ncpus = 4;
|
2009-06-18 23:30:07 +00:00
|
|
|
/* No sure how timebase sync works on those, let's use SW */
|
|
|
|
smp_ops->give_timebase = smp_generic_give_timebase;
|
|
|
|
smp_ops->take_timebase = smp_generic_take_timebase;
|
2005-09-26 06:04:21 +00:00
|
|
|
} else {
|
|
|
|
iounmap(quad_base);
|
|
|
|
if ((in_8(hhead_base + HHEAD_CONFIG) & 0x02) == 0) {
|
|
|
|
/* not a dual-cpu card */
|
|
|
|
iounmap(hhead_base);
|
|
|
|
psurge_type = PSURGE_NONE;
|
2015-04-14 19:52:50 +00:00
|
|
|
return;
|
2005-09-26 06:04:21 +00:00
|
|
|
}
|
|
|
|
ncpus = 2;
|
|
|
|
}
|
|
|
|
|
2011-05-10 19:30:22 +00:00
|
|
|
if (psurge_secondary_ipi_init())
|
2015-04-14 19:52:50 +00:00
|
|
|
return;
|
2011-05-10 19:30:22 +00:00
|
|
|
|
2005-09-26 06:04:21 +00:00
|
|
|
psurge_start = ioremap(PSURGE_START, 4);
|
|
|
|
psurge_pri_intr = ioremap(PSURGE_PRI_INTR, 4);
|
|
|
|
|
2009-06-18 23:30:07 +00:00
|
|
|
/* This is necessary because OF doesn't know about the
|
2005-11-10 03:26:12 +00:00
|
|
|
* secondary cpu(s), and thus there aren't nodes in the
|
|
|
|
* device tree for them, and smp_setup_cpu_maps hasn't
|
2010-04-26 15:32:44 +00:00
|
|
|
* set their bits in cpu_present_mask.
|
2005-11-10 03:26:12 +00:00
|
|
|
*/
|
|
|
|
if (ncpus > NR_CPUS)
|
|
|
|
ncpus = NR_CPUS;
|
2009-06-18 23:30:07 +00:00
|
|
|
for (i = 1; i < ncpus ; ++i)
|
2009-09-24 15:34:48 +00:00
|
|
|
set_cpu_present(i, true);
|
2005-09-26 06:04:21 +00:00
|
|
|
|
|
|
|
if (ppc_md.progress) ppc_md.progress("smp_psurge_probe - done", 0x352);
|
|
|
|
}
|
|
|
|
|
2011-04-11 21:46:19 +00:00
|
|
|
static int __init smp_psurge_kick_cpu(int nr)
|
2005-09-26 06:04:21 +00:00
|
|
|
{
|
|
|
|
unsigned long start = __pa(__secondary_start_pmac_0) + nr * 8;
|
2009-06-18 23:30:07 +00:00
|
|
|
unsigned long a, flags;
|
|
|
|
int i, j;
|
|
|
|
|
|
|
|
/* Defining this here is evil ... but I prefer hiding that
|
|
|
|
* crap to avoid giving people ideas that they can do the
|
|
|
|
* same.
|
|
|
|
*/
|
|
|
|
extern volatile unsigned int cpu_callin_map[NR_CPUS];
|
2005-09-26 06:04:21 +00:00
|
|
|
|
|
|
|
/* may need to flush here if secondary bats aren't setup */
|
|
|
|
for (a = KERNELBASE; a < KERNELBASE + 0x800000; a += 32)
|
|
|
|
asm volatile("dcbf 0,%0" : : "r" (a) : "memory");
|
|
|
|
asm volatile("sync");
|
|
|
|
|
|
|
|
if (ppc_md.progress) ppc_md.progress("smp_psurge_kick_cpu", 0x353);
|
|
|
|
|
2009-06-18 23:30:07 +00:00
|
|
|
/* This is going to freeze the timeebase, we disable interrupts */
|
|
|
|
local_irq_save(flags);
|
|
|
|
|
2005-09-26 06:04:21 +00:00
|
|
|
out_be32(psurge_start, start);
|
|
|
|
mb();
|
|
|
|
|
|
|
|
psurge_set_ipi(nr);
|
2009-06-18 23:30:07 +00:00
|
|
|
|
2006-10-10 03:51:00 +00:00
|
|
|
/*
|
|
|
|
* We can't use udelay here because the timebase is now frozen.
|
|
|
|
*/
|
|
|
|
for (i = 0; i < 2000; ++i)
|
2009-06-18 23:30:07 +00:00
|
|
|
asm volatile("nop" : : : "memory");
|
2005-09-26 06:04:21 +00:00
|
|
|
psurge_clr_ipi(nr);
|
|
|
|
|
2009-06-18 23:30:07 +00:00
|
|
|
/*
|
|
|
|
* Also, because the timebase is frozen, we must not return to the
|
|
|
|
* caller which will try to do udelay's etc... Instead, we wait -here-
|
|
|
|
* for the CPU to callin.
|
|
|
|
*/
|
|
|
|
for (i = 0; i < 100000 && !cpu_callin_map[nr]; ++i) {
|
|
|
|
for (j = 1; j < 10000; j++)
|
|
|
|
asm volatile("nop" : : : "memory");
|
|
|
|
asm volatile("sync" : : : "memory");
|
|
|
|
}
|
|
|
|
if (!cpu_callin_map[nr])
|
|
|
|
goto stuck;
|
|
|
|
|
|
|
|
/* And we do the TB sync here too for standard dual CPU cards */
|
|
|
|
if (psurge_type == PSURGE_DUAL) {
|
|
|
|
while(!tb_req)
|
|
|
|
barrier();
|
|
|
|
tb_req = 0;
|
|
|
|
mb();
|
|
|
|
timebase = get_tb();
|
|
|
|
mb();
|
|
|
|
while (timebase)
|
|
|
|
barrier();
|
2005-09-26 06:04:21 +00:00
|
|
|
mb();
|
|
|
|
}
|
2009-06-18 23:30:07 +00:00
|
|
|
stuck:
|
|
|
|
/* now interrupt the secondary, restarting both TBs */
|
|
|
|
if (psurge_type == PSURGE_DUAL)
|
|
|
|
psurge_set_ipi(1);
|
2005-09-26 06:04:21 +00:00
|
|
|
|
2009-06-18 23:30:07 +00:00
|
|
|
if (ppc_md.progress) ppc_md.progress("smp_psurge_kick_cpu - done", 0x354);
|
2011-04-11 21:46:19 +00:00
|
|
|
|
|
|
|
return 0;
|
2005-09-26 06:04:21 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static struct irqaction psurge_irqaction = {
|
2011-05-10 19:30:22 +00:00
|
|
|
.handler = psurge_ipi_intr,
|
2011-10-05 02:30:50 +00:00
|
|
|
.flags = IRQF_PERCPU | IRQF_NO_THREAD,
|
2005-09-26 06:04:21 +00:00
|
|
|
.name = "primary IPI",
|
|
|
|
};
|
|
|
|
|
|
|
|
static void __init smp_psurge_setup_cpu(int cpu_nr)
|
|
|
|
{
|
2011-12-09 04:06:18 +00:00
|
|
|
if (cpu_nr != 0 || !psurge_start)
|
2009-06-18 23:30:07 +00:00
|
|
|
return;
|
2005-09-26 06:04:21 +00:00
|
|
|
|
2009-06-18 23:30:07 +00:00
|
|
|
/* reset the entry point so if we get another intr we won't
|
|
|
|
* try to startup again */
|
|
|
|
out_be32(psurge_start, 0x100);
|
2009-07-14 20:56:58 +00:00
|
|
|
if (setup_irq(irq_create_mapping(NULL, 30), &psurge_irqaction))
|
2009-06-18 23:30:07 +00:00
|
|
|
printk(KERN_ERR "Couldn't get primary IPI interrupt");
|
2005-09-26 06:04:21 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
void __init smp_psurge_take_timebase(void)
|
|
|
|
{
|
2009-06-18 23:30:07 +00:00
|
|
|
if (psurge_type != PSURGE_DUAL)
|
|
|
|
return;
|
|
|
|
|
|
|
|
tb_req = 1;
|
|
|
|
mb();
|
|
|
|
while (!timebase)
|
|
|
|
barrier();
|
|
|
|
mb();
|
|
|
|
set_tb(timebase >> 32, timebase & 0xffffffff);
|
|
|
|
timebase = 0;
|
|
|
|
mb();
|
|
|
|
set_dec(tb_ticks_per_jiffy/2);
|
2005-09-26 06:04:21 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
void __init smp_psurge_give_timebase(void)
|
|
|
|
{
|
2009-06-18 23:30:07 +00:00
|
|
|
/* Nothing to do here */
|
2005-09-26 06:04:21 +00:00
|
|
|
}
|
|
|
|
|
2005-10-22 06:02:39 +00:00
|
|
|
/* PowerSurge-style Macs */
|
|
|
|
struct smp_ops_t psurge_smp_ops = {
|
2011-05-25 23:34:12 +00:00
|
|
|
.message_pass = NULL, /* Use smp_muxed_ipi_message_pass */
|
powerpc: Consolidate ipi message mux and demux
Consolidate the mux and demux of ipi messages into smp.c and call
a new smp_ops callback to actually trigger the ipi.
The powerpc architecture code is optimised for having 4 distinct
ipi triggers, which are mapped to 4 distinct messages (ipi many, ipi
single, scheduler ipi, and enter debugger). However, several interrupt
controllers only provide a single software triggered interrupt that
can be delivered to each cpu. To resolve this limitation, each smp_ops
implementation created a per-cpu variable that is manipulated with atomic
bitops. Since these lines will be contended they are optimialy marked as
shared_aligned and take a full cache line for each cpu. Distro kernels
may have 2 or 3 of these in their config, each taking per-cpu space
even though at most one will be in use.
This consolidation removes smp_message_recv and replaces the single call
actions cases with direct calls from the common message recognition loop.
The complicated debugger ipi case with its muxed crash handling code is
moved to debug_ipi_action which is now called from the demux code (instead
of the multi-message action calling smp_message_recv).
I put a call to reschedule_action to increase the likelyhood of correctly
merging the anticipated scheduler_ipi() hook coming from the scheduler
tree; that single required call can be inlined later.
The actual message decode is a copy of the old pseries xics code with its
memory barriers and cache line spacing, augmented with a per-cpu unsigned
long based on the book-e doorbell code. The optional data is set via a
callback from the implementation and is passed to the new cause-ipi hook
along with the logical cpu number. While currently only the doorbell
implemntation uses this data it should be almost zero cost to retrieve and
pass it -- it adds a single register load for the argument from the same
cache line to which we just completed a store and the register is dead
on return from the call. I extended the data element from unsigned int
to unsigned long in case some other code wanted to associate a pointer.
The doorbell check_self is replaced by a call to smp_muxed_ipi_resend,
conditioned on the CPU_DBELL feature. The ifdef guard could be relaxed
to CONFIG_SMP but I left it with BOOKE for now.
Also, the doorbell interrupt vector for book-e was not calling irq_enter
and irq_exit, which throws off cpu accounting and causes code to not
realize it is running in interrupt context. Add the missing calls.
Signed-off-by: Milton Miller <miltonm@bga.com>
Signed-off-by: Benjamin Herrenschmidt <benh@kernel.crashing.org>
2011-05-10 19:29:39 +00:00
|
|
|
.cause_ipi = smp_psurge_cause_ipi,
|
2016-12-19 18:30:09 +00:00
|
|
|
.cause_nmi_ipi = NULL,
|
2005-10-22 06:02:39 +00:00
|
|
|
.probe = smp_psurge_probe,
|
|
|
|
.kick_cpu = smp_psurge_kick_cpu,
|
|
|
|
.setup_cpu = smp_psurge_setup_cpu,
|
|
|
|
.give_timebase = smp_psurge_give_timebase,
|
|
|
|
.take_timebase = smp_psurge_take_timebase,
|
|
|
|
};
|
2011-05-10 19:29:42 +00:00
|
|
|
#endif /* CONFIG_PPC_PMAC32_PSURGE */
|
2005-09-26 06:04:21 +00:00
|
|
|
|
2005-12-14 02:10:10 +00:00
|
|
|
/*
|
|
|
|
* Core 99 and later support
|
|
|
|
*/
|
|
|
|
|
|
|
|
|
|
|
|
static void smp_core99_give_timebase(void)
|
|
|
|
{
|
|
|
|
unsigned long flags;
|
|
|
|
|
|
|
|
local_irq_save(flags);
|
|
|
|
|
|
|
|
while(!tb_req)
|
|
|
|
barrier();
|
|
|
|
tb_req = 0;
|
|
|
|
(*pmac_tb_freeze)(1);
|
|
|
|
mb();
|
|
|
|
timebase = get_tb();
|
|
|
|
mb();
|
|
|
|
while (timebase)
|
|
|
|
barrier();
|
|
|
|
mb();
|
|
|
|
(*pmac_tb_freeze)(0);
|
|
|
|
mb();
|
|
|
|
|
|
|
|
local_irq_restore(flags);
|
|
|
|
}
|
|
|
|
|
|
|
|
|
2012-12-21 22:04:10 +00:00
|
|
|
static void smp_core99_take_timebase(void)
|
2005-12-14 02:10:10 +00:00
|
|
|
{
|
|
|
|
unsigned long flags;
|
|
|
|
|
|
|
|
local_irq_save(flags);
|
|
|
|
|
|
|
|
tb_req = 1;
|
|
|
|
mb();
|
|
|
|
while (!timebase)
|
|
|
|
barrier();
|
|
|
|
mb();
|
|
|
|
set_tb(timebase >> 32, timebase & 0xffffffff);
|
|
|
|
timebase = 0;
|
|
|
|
mb();
|
|
|
|
|
|
|
|
local_irq_restore(flags);
|
|
|
|
}
|
|
|
|
|
2005-10-22 06:02:39 +00:00
|
|
|
#ifdef CONFIG_PPC64
|
|
|
|
/*
|
|
|
|
* G5s enable/disable the timebase via an i2c-connected clock chip.
|
|
|
|
*/
|
2006-01-07 00:30:44 +00:00
|
|
|
static struct pmac_i2c_bus *pmac_tb_clock_chip_host;
|
2005-10-22 06:02:39 +00:00
|
|
|
static u8 pmac_tb_pulsar_addr;
|
2005-09-26 06:04:21 +00:00
|
|
|
|
2005-10-22 06:02:39 +00:00
|
|
|
static void smp_core99_cypress_tb_freeze(int freeze)
|
|
|
|
{
|
|
|
|
u8 data;
|
|
|
|
int rc;
|
2005-09-26 06:04:21 +00:00
|
|
|
|
2005-10-22 06:02:39 +00:00
|
|
|
/* Strangely, the device-tree says address is 0xd2, but darwin
|
|
|
|
* accesses 0xd0 ...
|
|
|
|
*/
|
2006-01-07 00:30:44 +00:00
|
|
|
pmac_i2c_setmode(pmac_tb_clock_chip_host,
|
|
|
|
pmac_i2c_mode_combined);
|
|
|
|
rc = pmac_i2c_xfer(pmac_tb_clock_chip_host,
|
|
|
|
0xd0 | pmac_i2c_read,
|
|
|
|
1, 0x81, &data, 1);
|
2005-10-22 06:02:39 +00:00
|
|
|
if (rc != 0)
|
|
|
|
goto bail;
|
|
|
|
|
|
|
|
data = (data & 0xf3) | (freeze ? 0x00 : 0x0c);
|
|
|
|
|
2006-01-07 00:30:44 +00:00
|
|
|
pmac_i2c_setmode(pmac_tb_clock_chip_host, pmac_i2c_mode_stdsub);
|
|
|
|
rc = pmac_i2c_xfer(pmac_tb_clock_chip_host,
|
|
|
|
0xd0 | pmac_i2c_write,
|
|
|
|
1, 0x81, &data, 1);
|
2005-10-22 06:02:39 +00:00
|
|
|
|
|
|
|
bail:
|
|
|
|
if (rc != 0) {
|
|
|
|
printk("Cypress Timebase %s rc: %d\n",
|
|
|
|
freeze ? "freeze" : "unfreeze", rc);
|
|
|
|
panic("Timebase freeze failed !\n");
|
2005-09-26 06:04:21 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
|
2005-10-22 06:02:39 +00:00
|
|
|
static void smp_core99_pulsar_tb_freeze(int freeze)
|
|
|
|
{
|
|
|
|
u8 data;
|
|
|
|
int rc;
|
|
|
|
|
2006-01-07 00:30:44 +00:00
|
|
|
pmac_i2c_setmode(pmac_tb_clock_chip_host,
|
|
|
|
pmac_i2c_mode_combined);
|
|
|
|
rc = pmac_i2c_xfer(pmac_tb_clock_chip_host,
|
|
|
|
pmac_tb_pulsar_addr | pmac_i2c_read,
|
|
|
|
1, 0x2e, &data, 1);
|
2005-10-22 06:02:39 +00:00
|
|
|
if (rc != 0)
|
|
|
|
goto bail;
|
|
|
|
|
|
|
|
data = (data & 0x88) | (freeze ? 0x11 : 0x22);
|
|
|
|
|
2006-01-07 00:30:44 +00:00
|
|
|
pmac_i2c_setmode(pmac_tb_clock_chip_host, pmac_i2c_mode_stdsub);
|
|
|
|
rc = pmac_i2c_xfer(pmac_tb_clock_chip_host,
|
|
|
|
pmac_tb_pulsar_addr | pmac_i2c_write,
|
|
|
|
1, 0x2e, &data, 1);
|
2005-10-22 06:02:39 +00:00
|
|
|
bail:
|
|
|
|
if (rc != 0) {
|
|
|
|
printk(KERN_ERR "Pulsar Timebase %s rc: %d\n",
|
|
|
|
freeze ? "freeze" : "unfreeze", rc);
|
|
|
|
panic("Timebase freeze failed !\n");
|
|
|
|
}
|
|
|
|
}
|
2005-09-26 06:04:21 +00:00
|
|
|
|
2005-12-14 02:10:10 +00:00
|
|
|
static void __init smp_core99_setup_i2c_hwsync(int ncpus)
|
2005-09-26 06:04:21 +00:00
|
|
|
{
|
2005-10-22 06:02:39 +00:00
|
|
|
struct device_node *cc = NULL;
|
|
|
|
struct device_node *p;
|
2005-12-14 02:10:10 +00:00
|
|
|
const char *name = NULL;
|
2006-07-12 05:40:29 +00:00
|
|
|
const u32 *reg;
|
2005-10-22 06:02:39 +00:00
|
|
|
int ok;
|
|
|
|
|
|
|
|
/* Look for the clock chip */
|
2014-06-04 15:42:26 +00:00
|
|
|
for_each_node_by_name(cc, "i2c-hwclock") {
|
2005-10-22 06:02:39 +00:00
|
|
|
p = of_get_parent(cc);
|
2007-05-03 07:26:52 +00:00
|
|
|
ok = p && of_device_is_compatible(p, "uni-n-i2c");
|
2005-10-22 06:02:39 +00:00
|
|
|
of_node_put(p);
|
|
|
|
if (!ok)
|
|
|
|
continue;
|
2005-09-26 06:04:21 +00:00
|
|
|
|
2006-01-07 00:30:44 +00:00
|
|
|
pmac_tb_clock_chip_host = pmac_i2c_find_bus(cc);
|
|
|
|
if (pmac_tb_clock_chip_host == NULL)
|
|
|
|
continue;
|
2007-04-03 12:26:41 +00:00
|
|
|
reg = of_get_property(cc, "reg", NULL);
|
2005-10-22 06:02:39 +00:00
|
|
|
if (reg == NULL)
|
|
|
|
continue;
|
|
|
|
switch (*reg) {
|
|
|
|
case 0xd2:
|
2007-05-03 07:26:52 +00:00
|
|
|
if (of_device_is_compatible(cc,"pulsar-legacy-slewing")) {
|
2005-10-22 06:02:39 +00:00
|
|
|
pmac_tb_freeze = smp_core99_pulsar_tb_freeze;
|
|
|
|
pmac_tb_pulsar_addr = 0xd2;
|
2005-12-14 02:10:10 +00:00
|
|
|
name = "Pulsar";
|
2007-05-03 07:26:52 +00:00
|
|
|
} else if (of_device_is_compatible(cc, "cy28508")) {
|
2005-10-22 06:02:39 +00:00
|
|
|
pmac_tb_freeze = smp_core99_cypress_tb_freeze;
|
2005-12-14 02:10:10 +00:00
|
|
|
name = "Cypress";
|
2005-10-22 06:02:39 +00:00
|
|
|
}
|
|
|
|
break;
|
|
|
|
case 0xd4:
|
|
|
|
pmac_tb_freeze = smp_core99_pulsar_tb_freeze;
|
|
|
|
pmac_tb_pulsar_addr = 0xd4;
|
2005-12-14 02:10:10 +00:00
|
|
|
name = "Pulsar";
|
2005-10-22 06:02:39 +00:00
|
|
|
break;
|
|
|
|
}
|
2005-12-14 02:10:10 +00:00
|
|
|
if (pmac_tb_freeze != NULL)
|
2005-10-22 06:02:39 +00:00
|
|
|
break;
|
|
|
|
}
|
2005-12-14 02:10:10 +00:00
|
|
|
if (pmac_tb_freeze != NULL) {
|
|
|
|
/* Open i2c bus for synchronous access */
|
2006-01-07 00:30:44 +00:00
|
|
|
if (pmac_i2c_open(pmac_tb_clock_chip_host, 1)) {
|
|
|
|
printk(KERN_ERR "Failed top open i2c bus for clock"
|
|
|
|
" sync, fallback to software sync !\n");
|
2005-12-14 02:10:10 +00:00
|
|
|
goto no_i2c_sync;
|
|
|
|
}
|
|
|
|
printk(KERN_INFO "Processor timebase sync using %s i2c clock\n",
|
|
|
|
name);
|
|
|
|
return;
|
2005-09-26 06:04:21 +00:00
|
|
|
}
|
2005-12-14 02:10:10 +00:00
|
|
|
no_i2c_sync:
|
|
|
|
pmac_tb_freeze = NULL;
|
2006-01-07 00:30:44 +00:00
|
|
|
pmac_tb_clock_chip_host = NULL;
|
2005-09-26 06:04:21 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
|
2005-10-22 06:02:39 +00:00
|
|
|
/*
|
2006-01-07 00:41:02 +00:00
|
|
|
* Newer G5s uses a platform function
|
|
|
|
*/
|
|
|
|
|
|
|
|
static void smp_core99_pfunc_tb_freeze(int freeze)
|
|
|
|
{
|
|
|
|
struct device_node *cpus;
|
|
|
|
struct pmf_args args;
|
|
|
|
|
|
|
|
cpus = of_find_node_by_path("/cpus");
|
|
|
|
BUG_ON(cpus == NULL);
|
|
|
|
args.count = 1;
|
|
|
|
args.u[0].v = !freeze;
|
|
|
|
pmf_call_function(cpus, "cpu-timebase", &args);
|
|
|
|
of_node_put(cpus);
|
|
|
|
}
|
|
|
|
|
|
|
|
#else /* CONFIG_PPC64 */
|
|
|
|
|
|
|
|
/*
|
|
|
|
* SMP G4 use a GPIO to enable/disable the timebase.
|
2005-10-22 06:02:39 +00:00
|
|
|
*/
|
2005-09-26 06:04:21 +00:00
|
|
|
|
2005-10-22 06:02:39 +00:00
|
|
|
static unsigned int core99_tb_gpio; /* Timebase freeze GPIO */
|
2005-09-26 06:04:21 +00:00
|
|
|
|
2005-12-14 02:10:10 +00:00
|
|
|
static void smp_core99_gpio_tb_freeze(int freeze)
|
2005-09-26 06:04:21 +00:00
|
|
|
{
|
2005-12-14 02:10:10 +00:00
|
|
|
if (freeze)
|
|
|
|
pmac_call_feature(PMAC_FTR_WRITE_GPIO, NULL, core99_tb_gpio, 4);
|
|
|
|
else
|
|
|
|
pmac_call_feature(PMAC_FTR_WRITE_GPIO, NULL, core99_tb_gpio, 0);
|
2005-09-26 06:04:21 +00:00
|
|
|
pmac_call_feature(PMAC_FTR_READ_GPIO, NULL, core99_tb_gpio, 0);
|
2005-10-22 06:02:39 +00:00
|
|
|
}
|
|
|
|
|
2006-01-07 00:41:02 +00:00
|
|
|
|
|
|
|
#endif /* !CONFIG_PPC64 */
|
|
|
|
|
2005-10-22 06:02:39 +00:00
|
|
|
/* L2 and L3 cache settings to pass from CPU0 to CPU1 on G4 cpus */
|
|
|
|
volatile static long int core99_l2_cache;
|
|
|
|
volatile static long int core99_l3_cache;
|
|
|
|
|
2012-12-21 22:04:10 +00:00
|
|
|
static void core99_init_caches(int cpu)
|
2005-09-26 06:04:21 +00:00
|
|
|
{
|
2005-12-14 02:10:10 +00:00
|
|
|
#ifndef CONFIG_PPC64
|
2005-10-22 06:02:39 +00:00
|
|
|
if (!cpu_has_feature(CPU_FTR_L2CR))
|
2005-09-26 06:04:21 +00:00
|
|
|
return;
|
2005-10-22 06:02:39 +00:00
|
|
|
|
|
|
|
if (cpu == 0) {
|
|
|
|
core99_l2_cache = _get_L2CR();
|
|
|
|
printk("CPU0: L2CR is %lx\n", core99_l2_cache);
|
|
|
|
} else {
|
|
|
|
printk("CPU%d: L2CR was %lx\n", cpu, _get_L2CR());
|
|
|
|
_set_L2CR(0);
|
|
|
|
_set_L2CR(core99_l2_cache);
|
|
|
|
printk("CPU%d: L2CR set to %lx\n", cpu, core99_l2_cache);
|
2005-09-26 06:04:21 +00:00
|
|
|
}
|
2005-10-22 06:02:39 +00:00
|
|
|
|
|
|
|
if (!cpu_has_feature(CPU_FTR_L3CR))
|
|
|
|
return;
|
|
|
|
|
|
|
|
if (cpu == 0){
|
|
|
|
core99_l3_cache = _get_L3CR();
|
|
|
|
printk("CPU0: L3CR is %lx\n", core99_l3_cache);
|
|
|
|
} else {
|
|
|
|
printk("CPU%d: L3CR was %lx\n", cpu, _get_L3CR());
|
|
|
|
_set_L3CR(0);
|
|
|
|
_set_L3CR(core99_l3_cache);
|
|
|
|
printk("CPU%d: L3CR set to %lx\n", cpu, core99_l3_cache);
|
2005-09-26 06:04:21 +00:00
|
|
|
}
|
2005-12-14 02:10:10 +00:00
|
|
|
#endif /* !CONFIG_PPC64 */
|
2005-09-26 06:04:21 +00:00
|
|
|
}
|
|
|
|
|
2005-10-22 06:02:39 +00:00
|
|
|
static void __init smp_core99_setup(int ncpus)
|
|
|
|
{
|
2005-12-14 02:10:10 +00:00
|
|
|
#ifdef CONFIG_PPC64
|
2005-10-22 06:02:39 +00:00
|
|
|
|
2005-12-14 02:10:10 +00:00
|
|
|
/* i2c based HW sync on some G5s */
|
2010-02-02 04:34:14 +00:00
|
|
|
if (of_machine_is_compatible("PowerMac7,2") ||
|
|
|
|
of_machine_is_compatible("PowerMac7,3") ||
|
|
|
|
of_machine_is_compatible("RackMac3,1"))
|
2005-12-14 02:10:10 +00:00
|
|
|
smp_core99_setup_i2c_hwsync(ncpus);
|
|
|
|
|
2006-01-07 00:41:02 +00:00
|
|
|
/* pfunc based HW sync on recent G5s */
|
2005-12-14 02:10:10 +00:00
|
|
|
if (pmac_tb_freeze == NULL) {
|
2006-01-07 00:41:02 +00:00
|
|
|
struct device_node *cpus =
|
|
|
|
of_find_node_by_path("/cpus");
|
|
|
|
if (cpus &&
|
2007-04-03 12:26:41 +00:00
|
|
|
of_get_property(cpus, "platform-cpu-timebase", NULL)) {
|
2006-01-07 00:41:02 +00:00
|
|
|
pmac_tb_freeze = smp_core99_pfunc_tb_freeze;
|
2005-12-14 02:10:10 +00:00
|
|
|
printk(KERN_INFO "Processor timebase sync using"
|
2006-01-07 00:41:02 +00:00
|
|
|
" platform function\n");
|
2005-12-14 02:10:10 +00:00
|
|
|
}
|
2005-10-22 06:02:39 +00:00
|
|
|
}
|
|
|
|
|
2005-12-14 02:10:10 +00:00
|
|
|
#else /* CONFIG_PPC64 */
|
|
|
|
|
|
|
|
/* GPIO based HW sync on ppc32 Core99 */
|
2010-02-02 04:34:14 +00:00
|
|
|
if (pmac_tb_freeze == NULL && !of_machine_is_compatible("MacRISC4")) {
|
2005-12-14 02:10:10 +00:00
|
|
|
struct device_node *cpu;
|
2006-09-23 15:44:58 +00:00
|
|
|
const u32 *tbprop = NULL;
|
2005-12-14 02:10:10 +00:00
|
|
|
|
|
|
|
core99_tb_gpio = KL_GPIO_TB_ENABLE; /* default value */
|
|
|
|
cpu = of_find_node_by_type(NULL, "cpu");
|
|
|
|
if (cpu != NULL) {
|
2007-04-03 12:26:41 +00:00
|
|
|
tbprop = of_get_property(cpu, "timebase-enable", NULL);
|
2005-12-14 02:10:10 +00:00
|
|
|
if (tbprop)
|
|
|
|
core99_tb_gpio = *tbprop;
|
|
|
|
of_node_put(cpu);
|
|
|
|
}
|
|
|
|
pmac_tb_freeze = smp_core99_gpio_tb_freeze;
|
|
|
|
printk(KERN_INFO "Processor timebase sync using"
|
|
|
|
" GPIO 0x%02x\n", core99_tb_gpio);
|
|
|
|
}
|
|
|
|
|
|
|
|
#endif /* CONFIG_PPC64 */
|
|
|
|
|
|
|
|
/* No timebase sync, fallback to software */
|
|
|
|
if (pmac_tb_freeze == NULL) {
|
|
|
|
smp_ops->give_timebase = smp_generic_give_timebase;
|
|
|
|
smp_ops->take_timebase = smp_generic_take_timebase;
|
|
|
|
printk(KERN_INFO "Processor timebase sync using software\n");
|
|
|
|
}
|
|
|
|
|
|
|
|
#ifndef CONFIG_PPC64
|
|
|
|
{
|
|
|
|
int i;
|
|
|
|
|
|
|
|
/* XXX should get this from reg properties */
|
|
|
|
for (i = 1; i < ncpus; ++i)
|
2008-12-10 14:28:42 +00:00
|
|
|
set_hard_smp_processor_id(i, i);
|
2005-12-14 02:10:10 +00:00
|
|
|
}
|
2005-10-22 06:02:39 +00:00
|
|
|
#endif
|
|
|
|
|
2005-12-14 02:10:10 +00:00
|
|
|
/* 32 bits SMP can't NAP */
|
2010-02-02 04:34:14 +00:00
|
|
|
if (!of_machine_is_compatible("MacRISC4"))
|
2005-12-14 02:10:10 +00:00
|
|
|
powersave_nap = 0;
|
|
|
|
}
|
|
|
|
|
2015-04-04 08:28:50 +00:00
|
|
|
static void __init smp_core99_probe(void)
|
2005-10-22 06:02:39 +00:00
|
|
|
{
|
|
|
|
struct device_node *cpus;
|
|
|
|
int ncpus = 0;
|
|
|
|
|
|
|
|
if (ppc_md.progress) ppc_md.progress("smp_core99_probe", 0x345);
|
|
|
|
|
|
|
|
/* Count CPUs in the device-tree */
|
|
|
|
for (cpus = NULL; (cpus = of_find_node_by_type(cpus, "cpu")) != NULL;)
|
|
|
|
++ncpus;
|
|
|
|
|
|
|
|
printk(KERN_INFO "PowerMac SMP probe found %d cpus\n", ncpus);
|
|
|
|
|
|
|
|
/* Nothing more to do if less than 2 of them */
|
|
|
|
if (ncpus <= 1)
|
2015-04-04 08:28:50 +00:00
|
|
|
return;
|
2005-10-22 06:02:39 +00:00
|
|
|
|
2006-01-07 00:30:44 +00:00
|
|
|
/* We need to perform some early initialisations before we can start
|
|
|
|
* setting up SMP as we are running before initcalls
|
|
|
|
*/
|
2006-01-07 00:41:02 +00:00
|
|
|
pmac_pfunc_base_install();
|
2006-01-07 00:30:44 +00:00
|
|
|
pmac_i2c_init();
|
|
|
|
|
|
|
|
/* Setup various bits like timebase sync method, ability to nap, ... */
|
2005-10-22 06:02:39 +00:00
|
|
|
smp_core99_setup(ncpus);
|
2006-01-07 00:30:44 +00:00
|
|
|
|
|
|
|
/* Install IPIs */
|
2005-10-22 06:02:39 +00:00
|
|
|
mpic_request_ipis();
|
2006-01-07 00:30:44 +00:00
|
|
|
|
|
|
|
/* Collect l2cr and l3cr values from CPU 0 */
|
2005-10-22 06:02:39 +00:00
|
|
|
core99_init_caches(0);
|
|
|
|
}
|
|
|
|
|
2012-12-21 22:04:10 +00:00
|
|
|
static int smp_core99_kick_cpu(int nr)
|
2005-10-22 06:02:39 +00:00
|
|
|
{
|
|
|
|
unsigned int save_vector;
|
2005-12-05 21:49:00 +00:00
|
|
|
unsigned long target, flags;
|
powerpc: Make the 64-bit kernel as a position-independent executable
This implements CONFIG_RELOCATABLE for 64-bit by making the kernel as
a position-independent executable (PIE) when it is set. This involves
processing the dynamic relocations in the image in the early stages of
booting, even if the kernel is being run at the address it is linked at,
since the linker does not necessarily fill in words in the image for
which there are dynamic relocations. (In fact the linker does fill in
such words for 64-bit executables, though not for 32-bit executables,
so in principle we could avoid calling relocate() entirely when we're
running a 64-bit kernel at the linked address.)
The dynamic relocations are processed by a new function relocate(addr),
where the addr parameter is the virtual address where the image will be
run. In fact we call it twice; once before calling prom_init, and again
when starting the main kernel. This means that reloc_offset() returns
0 in prom_init (since it has been relocated to the address it is running
at), which necessitated a few adjustments.
This also changes __va and __pa to use an equivalent definition that is
simpler. With the relocatable kernel, PAGE_OFFSET and MEMORY_START are
constants (for 64-bit) whereas PHYSICAL_START is a variable (and
KERNELBASE ideally should be too, but isn't yet).
With this, relocatable kernels still copy themselves down to physical
address 0 and run there.
Signed-off-by: Paul Mackerras <paulus@samba.org>
2008-08-30 01:43:47 +00:00
|
|
|
unsigned int *vector = (unsigned int *)(PAGE_OFFSET+0x100);
|
2005-10-22 06:02:39 +00:00
|
|
|
|
|
|
|
if (nr < 0 || nr > 3)
|
2011-04-11 21:46:19 +00:00
|
|
|
return -ENOENT;
|
2005-12-05 21:49:00 +00:00
|
|
|
|
|
|
|
if (ppc_md.progress)
|
|
|
|
ppc_md.progress("smp_core99_kick_cpu", 0x346);
|
2005-10-22 06:02:39 +00:00
|
|
|
|
|
|
|
local_irq_save(flags);
|
|
|
|
|
|
|
|
/* Save reset vector */
|
|
|
|
save_vector = *vector;
|
|
|
|
|
2005-12-05 21:49:00 +00:00
|
|
|
/* Setup fake reset vector that does
|
powerpc: Make the 64-bit kernel as a position-independent executable
This implements CONFIG_RELOCATABLE for 64-bit by making the kernel as
a position-independent executable (PIE) when it is set. This involves
processing the dynamic relocations in the image in the early stages of
booting, even if the kernel is being run at the address it is linked at,
since the linker does not necessarily fill in words in the image for
which there are dynamic relocations. (In fact the linker does fill in
such words for 64-bit executables, though not for 32-bit executables,
so in principle we could avoid calling relocate() entirely when we're
running a 64-bit kernel at the linked address.)
The dynamic relocations are processed by a new function relocate(addr),
where the addr parameter is the virtual address where the image will be
run. In fact we call it twice; once before calling prom_init, and again
when starting the main kernel. This means that reloc_offset() returns
0 in prom_init (since it has been relocated to the address it is running
at), which necessitated a few adjustments.
This also changes __va and __pa to use an equivalent definition that is
simpler. With the relocatable kernel, PAGE_OFFSET and MEMORY_START are
constants (for 64-bit) whereas PHYSICAL_START is a variable (and
KERNELBASE ideally should be too, but isn't yet).
With this, relocatable kernels still copy themselves down to physical
address 0 and run there.
Signed-off-by: Paul Mackerras <paulus@samba.org>
2008-08-30 01:43:47 +00:00
|
|
|
* b __secondary_start_pmac_0 + nr*8
|
2005-10-22 06:02:39 +00:00
|
|
|
*/
|
2005-12-05 21:49:00 +00:00
|
|
|
target = (unsigned long) __secondary_start_pmac_0 + nr * 8;
|
2008-06-24 01:32:22 +00:00
|
|
|
patch_branch(vector, target, BRANCH_SET_LINK);
|
2005-10-22 06:02:39 +00:00
|
|
|
|
|
|
|
/* Put some life in our friend */
|
|
|
|
pmac_call_feature(PMAC_FTR_RESET_CPU, NULL, nr, 0);
|
|
|
|
|
|
|
|
/* FIXME: We wait a bit for the CPU to take the exception, I should
|
|
|
|
* instead wait for the entry code to set something for me. Well,
|
|
|
|
* ideally, all that crap will be done in prom.c and the CPU left
|
|
|
|
* in a RAM-based wait loop like CHRP.
|
|
|
|
*/
|
|
|
|
mdelay(1);
|
|
|
|
|
|
|
|
/* Restore our exception vector */
|
|
|
|
*vector = save_vector;
|
|
|
|
flush_icache_range((unsigned long) vector, (unsigned long) vector + 4);
|
|
|
|
|
|
|
|
local_irq_restore(flags);
|
|
|
|
if (ppc_md.progress) ppc_md.progress("smp_core99_kick_cpu done", 0x347);
|
2011-04-11 21:46:19 +00:00
|
|
|
|
|
|
|
return 0;
|
2005-10-22 06:02:39 +00:00
|
|
|
}
|
|
|
|
|
2012-12-21 22:04:10 +00:00
|
|
|
static void smp_core99_setup_cpu(int cpu_nr)
|
2005-10-22 06:02:39 +00:00
|
|
|
{
|
|
|
|
/* Setup L2/L3 */
|
|
|
|
if (cpu_nr != 0)
|
|
|
|
core99_init_caches(cpu_nr);
|
|
|
|
|
|
|
|
/* Setup openpic */
|
|
|
|
mpic_setup_this_cpu();
|
2011-03-08 02:54:50 +00:00
|
|
|
}
|
2005-10-22 06:02:39 +00:00
|
|
|
|
2011-04-18 05:46:35 +00:00
|
|
|
#ifdef CONFIG_PPC64
|
2011-03-08 02:54:50 +00:00
|
|
|
#ifdef CONFIG_HOTPLUG_CPU
|
2016-08-18 12:57:30 +00:00
|
|
|
static unsigned int smp_core99_host_open;
|
|
|
|
|
|
|
|
static int smp_core99_cpu_prepare(unsigned int cpu)
|
2011-03-08 02:54:50 +00:00
|
|
|
{
|
|
|
|
int rc;
|
2005-10-22 06:02:39 +00:00
|
|
|
|
2016-08-18 12:57:30 +00:00
|
|
|
/* Open i2c bus if it was used for tb sync */
|
|
|
|
if (pmac_tb_clock_chip_host && !smp_core99_host_open) {
|
|
|
|
rc = pmac_i2c_open(pmac_tb_clock_chip_host, 1);
|
|
|
|
if (rc) {
|
|
|
|
pr_err("Failed to open i2c bus for time sync\n");
|
|
|
|
return notifier_from_errno(rc);
|
2005-12-14 02:10:10 +00:00
|
|
|
}
|
2016-08-18 12:57:30 +00:00
|
|
|
smp_core99_host_open = 1;
|
2011-03-08 02:54:50 +00:00
|
|
|
}
|
2016-08-18 12:57:30 +00:00
|
|
|
return 0;
|
2011-03-08 02:54:50 +00:00
|
|
|
}
|
2005-12-14 02:10:10 +00:00
|
|
|
|
2016-08-18 12:57:30 +00:00
|
|
|
static int smp_core99_cpu_online(unsigned int cpu)
|
|
|
|
{
|
|
|
|
/* Close i2c bus if it was used for tb sync */
|
|
|
|
if (pmac_tb_clock_chip_host && smp_core99_host_open) {
|
|
|
|
pmac_i2c_close(pmac_tb_clock_chip_host);
|
|
|
|
smp_core99_host_open = 0;
|
|
|
|
}
|
|
|
|
return 0;
|
|
|
|
}
|
2011-03-08 02:54:50 +00:00
|
|
|
#endif /* CONFIG_HOTPLUG_CPU */
|
2005-12-14 02:10:10 +00:00
|
|
|
|
2011-03-08 02:54:50 +00:00
|
|
|
static void __init smp_core99_bringup_done(void)
|
|
|
|
{
|
|
|
|
extern void g5_phy_disable_cpu1(void);
|
|
|
|
|
|
|
|
/* Close i2c bus if it was used for tb sync */
|
|
|
|
if (pmac_tb_clock_chip_host)
|
|
|
|
pmac_i2c_close(pmac_tb_clock_chip_host);
|
|
|
|
|
|
|
|
/* If we didn't start the second CPU, we must take
|
|
|
|
* it off the bus.
|
|
|
|
*/
|
|
|
|
if (of_machine_is_compatible("MacRISC4") &&
|
|
|
|
num_online_cpus() < 2) {
|
|
|
|
set_cpu_present(1, false);
|
|
|
|
g5_phy_disable_cpu1();
|
2005-10-22 06:02:39 +00:00
|
|
|
}
|
2011-03-08 02:54:50 +00:00
|
|
|
#ifdef CONFIG_HOTPLUG_CPU
|
2016-08-18 12:57:30 +00:00
|
|
|
cpuhp_setup_state_nocalls(CPUHP_POWERPC_PMAC_PREPARE,
|
|
|
|
"powerpc/pmac:prepare", smp_core99_cpu_prepare,
|
|
|
|
NULL);
|
|
|
|
cpuhp_setup_state_nocalls(CPUHP_AP_ONLINE_DYN, "powerpc/pmac:online",
|
|
|
|
smp_core99_cpu_online, NULL);
|
2011-03-08 02:54:50 +00:00
|
|
|
#endif
|
2011-04-18 05:46:35 +00:00
|
|
|
|
2011-03-08 02:54:50 +00:00
|
|
|
if (ppc_md.progress)
|
|
|
|
ppc_md.progress("smp_core99_bringup_done", 0x349);
|
|
|
|
}
|
2011-04-18 05:46:35 +00:00
|
|
|
#endif /* CONFIG_PPC64 */
|
2005-09-26 06:04:21 +00:00
|
|
|
|
2011-02-11 03:03:20 +00:00
|
|
|
#ifdef CONFIG_HOTPLUG_CPU
|
2005-09-26 06:04:21 +00:00
|
|
|
|
2011-02-21 05:31:49 +00:00
|
|
|
static int smp_core99_cpu_disable(void)
|
2005-09-26 06:04:21 +00:00
|
|
|
{
|
2011-02-21 05:31:49 +00:00
|
|
|
int rc = generic_cpu_disable();
|
|
|
|
if (rc)
|
|
|
|
return rc;
|
2005-09-26 06:04:21 +00:00
|
|
|
|
2005-10-01 03:49:08 +00:00
|
|
|
mpic_cpu_set_priority(0xf);
|
2011-02-21 05:31:49 +00:00
|
|
|
|
2005-09-26 06:04:21 +00:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2011-02-11 03:03:20 +00:00
|
|
|
#ifdef CONFIG_PPC32
|
|
|
|
|
|
|
|
static void pmac_cpu_die(void)
|
2005-09-26 06:04:21 +00:00
|
|
|
{
|
2011-03-31 22:23:37 +00:00
|
|
|
int cpu = smp_processor_id();
|
|
|
|
|
2005-09-26 06:04:21 +00:00
|
|
|
local_irq_disable();
|
2011-02-11 03:09:32 +00:00
|
|
|
idle_task_exit();
|
2011-03-31 22:23:37 +00:00
|
|
|
pr_debug("CPU%d offline\n", cpu);
|
|
|
|
generic_set_cpu_dead(cpu);
|
2011-02-11 03:09:32 +00:00
|
|
|
smp_wmb();
|
2005-09-26 06:04:21 +00:00
|
|
|
mb();
|
|
|
|
low_cpu_die();
|
|
|
|
}
|
|
|
|
|
2011-02-11 03:03:20 +00:00
|
|
|
#else /* CONFIG_PPC32 */
|
|
|
|
|
|
|
|
static void pmac_cpu_die(void)
|
|
|
|
{
|
2011-03-31 22:23:37 +00:00
|
|
|
int cpu = smp_processor_id();
|
|
|
|
|
2011-02-11 03:03:20 +00:00
|
|
|
local_irq_disable();
|
|
|
|
idle_task_exit();
|
|
|
|
|
|
|
|
/*
|
|
|
|
* turn off as much as possible, we'll be
|
|
|
|
* kicked out as this will only be invoked
|
|
|
|
* on core99 platforms for now ...
|
|
|
|
*/
|
|
|
|
|
2011-03-31 22:23:37 +00:00
|
|
|
printk(KERN_INFO "CPU#%d offline\n", cpu);
|
|
|
|
generic_set_cpu_dead(cpu);
|
2011-02-11 03:03:20 +00:00
|
|
|
smp_wmb();
|
|
|
|
|
|
|
|
/*
|
2011-02-21 05:49:58 +00:00
|
|
|
* Re-enable interrupts. The NAP code needs to enable them
|
|
|
|
* anyways, do it now so we deal with the case where one already
|
|
|
|
* happened while soft-disabled.
|
|
|
|
* We shouldn't get any external interrupts, only decrementer, and the
|
|
|
|
* decrementer handler is safe for use on offline CPUs
|
2011-02-11 03:03:20 +00:00
|
|
|
*/
|
2011-02-21 05:49:58 +00:00
|
|
|
local_irq_enable();
|
2011-02-11 03:03:20 +00:00
|
|
|
|
|
|
|
while (1) {
|
|
|
|
/* let's not take timer interrupts too often ... */
|
|
|
|
set_dec(0x7fffffff);
|
|
|
|
|
2011-02-21 05:49:58 +00:00
|
|
|
/* Enter NAP mode */
|
|
|
|
power4_idle();
|
2011-02-11 03:03:20 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
#endif /* else CONFIG_PPC32 */
|
|
|
|
#endif /* CONFIG_HOTPLUG_CPU */
|
2005-11-10 03:26:12 +00:00
|
|
|
|
|
|
|
/* Core99 Macs (dual G4s and G5s) */
|
2016-09-06 05:32:40 +00:00
|
|
|
static struct smp_ops_t core99_smp_ops = {
|
2005-11-10 03:26:12 +00:00
|
|
|
.message_pass = smp_mpic_message_pass,
|
|
|
|
.probe = smp_core99_probe,
|
2011-04-18 05:46:35 +00:00
|
|
|
#ifdef CONFIG_PPC64
|
2011-03-08 02:54:50 +00:00
|
|
|
.bringup_done = smp_core99_bringup_done,
|
2011-04-18 05:46:35 +00:00
|
|
|
#endif
|
2005-11-10 03:26:12 +00:00
|
|
|
.kick_cpu = smp_core99_kick_cpu,
|
|
|
|
.setup_cpu = smp_core99_setup_cpu,
|
|
|
|
.give_timebase = smp_core99_give_timebase,
|
|
|
|
.take_timebase = smp_core99_take_timebase,
|
2007-05-02 20:33:51 +00:00
|
|
|
#if defined(CONFIG_HOTPLUG_CPU)
|
2005-11-10 03:26:12 +00:00
|
|
|
.cpu_disable = smp_core99_cpu_disable,
|
2011-02-11 03:09:32 +00:00
|
|
|
.cpu_die = generic_cpu_die,
|
2005-11-10 03:26:12 +00:00
|
|
|
#endif
|
|
|
|
};
|
2009-06-18 23:30:07 +00:00
|
|
|
|
|
|
|
void __init pmac_setup_smp(void)
|
|
|
|
{
|
|
|
|
struct device_node *np;
|
|
|
|
|
|
|
|
/* Check for Core99 */
|
|
|
|
np = of_find_node_by_name(NULL, "uni-n");
|
|
|
|
if (!np)
|
|
|
|
np = of_find_node_by_name(NULL, "u3");
|
|
|
|
if (!np)
|
|
|
|
np = of_find_node_by_name(NULL, "u4");
|
|
|
|
if (np) {
|
|
|
|
of_node_put(np);
|
|
|
|
smp_ops = &core99_smp_ops;
|
|
|
|
}
|
2011-05-10 19:29:42 +00:00
|
|
|
#ifdef CONFIG_PPC_PMAC32_PSURGE
|
2009-06-18 23:30:07 +00:00
|
|
|
else {
|
2010-04-26 15:32:44 +00:00
|
|
|
/* We have to set bits in cpu_possible_mask here since the
|
2009-06-18 23:30:07 +00:00
|
|
|
* secondary CPU(s) aren't in the device tree. Various
|
|
|
|
* things won't be initialized for CPUs not in the possible
|
|
|
|
* map, so we really need to fix it up here.
|
|
|
|
*/
|
|
|
|
int cpu;
|
|
|
|
|
|
|
|
for (cpu = 1; cpu < 4 && cpu < NR_CPUS; ++cpu)
|
2009-09-24 15:34:48 +00:00
|
|
|
set_cpu_possible(cpu, true);
|
2009-06-18 23:30:07 +00:00
|
|
|
smp_ops = &psurge_smp_ops;
|
|
|
|
}
|
2011-05-10 19:29:42 +00:00
|
|
|
#endif /* CONFIG_PPC_PMAC32_PSURGE */
|
2011-02-11 03:03:20 +00:00
|
|
|
|
|
|
|
#ifdef CONFIG_HOTPLUG_CPU
|
|
|
|
ppc_md.cpu_die = pmac_cpu_die;
|
|
|
|
#endif
|
2009-06-18 23:30:07 +00:00
|
|
|
}
|
|
|
|
|
2011-02-11 03:03:20 +00:00
|
|
|
|