2006-04-11 02:17:48 +00:00
|
|
|
/*
|
|
|
|
* MSI hooks for standard x86 apic
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/pci.h>
|
|
|
|
#include <linux/irq.h>
|
2006-10-04 09:16:59 +00:00
|
|
|
#include <linux/msi.h>
|
2006-06-26 12:00:02 +00:00
|
|
|
#include <asm/smp.h>
|
2006-04-11 02:17:48 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Shifts for APIC-based data
|
|
|
|
*/
|
|
|
|
|
|
|
|
#define MSI_DATA_VECTOR_SHIFT 0
|
|
|
|
#define MSI_DATA_VECTOR(v) (((u8)v) << MSI_DATA_VECTOR_SHIFT)
|
|
|
|
|
|
|
|
#define MSI_DATA_DELIVERY_SHIFT 8
|
|
|
|
#define MSI_DATA_DELIVERY_FIXED (0 << MSI_DATA_DELIVERY_SHIFT)
|
|
|
|
#define MSI_DATA_DELIVERY_LOWPRI (1 << MSI_DATA_DELIVERY_SHIFT)
|
|
|
|
|
|
|
|
#define MSI_DATA_LEVEL_SHIFT 14
|
|
|
|
#define MSI_DATA_LEVEL_DEASSERT (0 << MSI_DATA_LEVEL_SHIFT)
|
|
|
|
#define MSI_DATA_LEVEL_ASSERT (1 << MSI_DATA_LEVEL_SHIFT)
|
|
|
|
|
|
|
|
#define MSI_DATA_TRIGGER_SHIFT 15
|
|
|
|
#define MSI_DATA_TRIGGER_EDGE (0 << MSI_DATA_TRIGGER_SHIFT)
|
|
|
|
#define MSI_DATA_TRIGGER_LEVEL (1 << MSI_DATA_TRIGGER_SHIFT)
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Shift/mask fields for APIC-based bus address
|
|
|
|
*/
|
|
|
|
|
2006-10-04 09:16:59 +00:00
|
|
|
#define MSI_TARGET_CPU_SHIFT 4
|
2006-04-11 02:17:48 +00:00
|
|
|
#define MSI_ADDR_HEADER 0xfee00000
|
|
|
|
|
|
|
|
#define MSI_ADDR_DESTID_MASK 0xfff0000f
|
|
|
|
#define MSI_ADDR_DESTID_CPU(cpu) ((cpu) << MSI_TARGET_CPU_SHIFT)
|
|
|
|
|
|
|
|
#define MSI_ADDR_DESTMODE_SHIFT 2
|
|
|
|
#define MSI_ADDR_DESTMODE_PHYS (0 << MSI_ADDR_DESTMODE_SHIFT)
|
|
|
|
#define MSI_ADDR_DESTMODE_LOGIC (1 << MSI_ADDR_DESTMODE_SHIFT)
|
|
|
|
|
|
|
|
#define MSI_ADDR_REDIRECTION_SHIFT 3
|
|
|
|
#define MSI_ADDR_REDIRECTION_CPU (0 << MSI_ADDR_REDIRECTION_SHIFT)
|
|
|
|
#define MSI_ADDR_REDIRECTION_LOWPRI (1 << MSI_ADDR_REDIRECTION_SHIFT)
|
|
|
|
|
2006-10-04 09:16:59 +00:00
|
|
|
static struct irq_chip ia64_msi_chip;
|
2006-04-11 02:17:48 +00:00
|
|
|
|
2006-10-04 09:16:59 +00:00
|
|
|
#ifdef CONFIG_SMP
|
|
|
|
static void ia64_set_msi_irq_affinity(unsigned int irq, cpumask_t cpu_mask)
|
2006-04-11 02:17:48 +00:00
|
|
|
{
|
2006-10-04 09:16:59 +00:00
|
|
|
struct msi_msg msg;
|
|
|
|
u32 addr;
|
|
|
|
|
|
|
|
read_msi_msg(irq, &msg);
|
2006-04-11 02:17:48 +00:00
|
|
|
|
2006-10-04 09:16:59 +00:00
|
|
|
addr = msg.address_lo;
|
2006-04-11 02:17:48 +00:00
|
|
|
addr &= MSI_ADDR_DESTID_MASK;
|
2006-10-04 09:16:34 +00:00
|
|
|
addr |= MSI_ADDR_DESTID_CPU(cpu_physical_id(first_cpu(cpu_mask)));
|
2006-10-04 09:16:59 +00:00
|
|
|
msg.address_lo = addr;
|
2006-04-11 02:17:48 +00:00
|
|
|
|
2006-10-04 09:16:59 +00:00
|
|
|
write_msi_msg(irq, &msg);
|
2007-02-23 11:13:55 +00:00
|
|
|
irq_desc[irq].affinity = cpu_mask;
|
2006-04-11 02:17:48 +00:00
|
|
|
}
|
2006-10-04 09:16:59 +00:00
|
|
|
#endif /* CONFIG_SMP */
|
2006-04-11 02:17:48 +00:00
|
|
|
|
2007-01-28 19:56:37 +00:00
|
|
|
int ia64_setup_msi_irq(struct pci_dev *pdev, struct msi_desc *desc)
|
2006-04-11 02:17:48 +00:00
|
|
|
{
|
2006-10-04 09:16:59 +00:00
|
|
|
struct msi_msg msg;
|
2006-04-11 02:17:48 +00:00
|
|
|
unsigned long dest_phys_id;
|
2007-03-26 00:38:42 +00:00
|
|
|
int irq, vector;
|
2006-04-11 02:17:48 +00:00
|
|
|
|
2007-01-28 19:56:37 +00:00
|
|
|
irq = create_irq();
|
|
|
|
if (irq < 0)
|
|
|
|
return irq;
|
|
|
|
|
|
|
|
set_irq_msi(irq, desc);
|
2006-04-11 02:17:48 +00:00
|
|
|
dest_phys_id = cpu_physical_id(first_cpu(cpu_online_map));
|
2007-04-06 07:51:12 +00:00
|
|
|
vector = irq_to_vector(irq);
|
2006-04-11 02:17:48 +00:00
|
|
|
|
2006-10-04 09:16:59 +00:00
|
|
|
msg.address_hi = 0;
|
|
|
|
msg.address_lo =
|
2006-10-04 09:16:34 +00:00
|
|
|
MSI_ADDR_HEADER |
|
|
|
|
MSI_ADDR_DESTMODE_PHYS |
|
|
|
|
MSI_ADDR_REDIRECTION_CPU |
|
|
|
|
MSI_ADDR_DESTID_CPU(dest_phys_id);
|
2006-04-11 02:17:48 +00:00
|
|
|
|
2006-10-04 09:16:59 +00:00
|
|
|
msg.data =
|
2006-10-04 09:16:34 +00:00
|
|
|
MSI_DATA_TRIGGER_EDGE |
|
2006-04-11 02:17:48 +00:00
|
|
|
MSI_DATA_LEVEL_ASSERT |
|
|
|
|
MSI_DATA_DELIVERY_FIXED |
|
|
|
|
MSI_DATA_VECTOR(vector);
|
|
|
|
|
2006-10-04 09:16:59 +00:00
|
|
|
write_msi_msg(irq, &msg);
|
|
|
|
set_irq_chip_and_handler(irq, &ia64_msi_chip, handle_edge_irq);
|
|
|
|
|
2007-01-28 19:56:37 +00:00
|
|
|
return irq;
|
2006-04-11 02:17:48 +00:00
|
|
|
}
|
|
|
|
|
2006-10-04 09:16:59 +00:00
|
|
|
void ia64_teardown_msi_irq(unsigned int irq)
|
2006-04-11 02:17:48 +00:00
|
|
|
{
|
2007-01-28 19:56:37 +00:00
|
|
|
destroy_irq(irq);
|
2006-04-11 02:17:48 +00:00
|
|
|
}
|
|
|
|
|
2006-10-04 09:16:59 +00:00
|
|
|
static void ia64_ack_msi_irq(unsigned int irq)
|
|
|
|
{
|
|
|
|
move_native_irq(irq);
|
|
|
|
ia64_eoi();
|
|
|
|
}
|
|
|
|
|
|
|
|
static int ia64_msi_retrigger_irq(unsigned int irq)
|
|
|
|
{
|
2007-04-06 07:51:12 +00:00
|
|
|
unsigned int vector = irq_to_vector(irq);
|
2006-10-04 09:16:59 +00:00
|
|
|
ia64_resend_irq(vector);
|
|
|
|
|
|
|
|
return 1;
|
|
|
|
}
|
|
|
|
|
2006-04-11 02:17:48 +00:00
|
|
|
/*
|
2006-10-04 09:16:59 +00:00
|
|
|
* Generic ops used on most IA64 platforms.
|
2006-04-11 02:17:48 +00:00
|
|
|
*/
|
2006-10-04 09:16:59 +00:00
|
|
|
static struct irq_chip ia64_msi_chip = {
|
|
|
|
.name = "PCI-MSI",
|
|
|
|
.mask = mask_msi_irq,
|
|
|
|
.unmask = unmask_msi_irq,
|
|
|
|
.ack = ia64_ack_msi_irq,
|
|
|
|
#ifdef CONFIG_SMP
|
|
|
|
.set_affinity = ia64_set_msi_irq_affinity,
|
|
|
|
#endif
|
|
|
|
.retrigger = ia64_msi_retrigger_irq,
|
2006-04-11 02:17:48 +00:00
|
|
|
};
|
2006-10-04 09:16:59 +00:00
|
|
|
|
|
|
|
|
2007-01-28 19:56:37 +00:00
|
|
|
int arch_setup_msi_irq(struct pci_dev *pdev, struct msi_desc *desc)
|
2006-10-04 09:16:59 +00:00
|
|
|
{
|
|
|
|
if (platform_setup_msi_irq)
|
2007-01-28 19:56:37 +00:00
|
|
|
return platform_setup_msi_irq(pdev, desc);
|
2006-10-04 09:16:59 +00:00
|
|
|
|
2007-01-28 19:56:37 +00:00
|
|
|
return ia64_setup_msi_irq(pdev, desc);
|
2006-10-04 09:16:59 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
void arch_teardown_msi_irq(unsigned int irq)
|
|
|
|
{
|
|
|
|
if (platform_teardown_msi_irq)
|
|
|
|
return platform_teardown_msi_irq(irq);
|
|
|
|
|
|
|
|
return ia64_teardown_msi_irq(irq);
|
|
|
|
}
|