mirror of
https://github.com/FEX-Emu/linux.git
synced 2024-12-21 08:53:41 +00:00
drm/i915: Set SSC frequency for 8xx chips correctly
All 8xx class chips have the 66/48 split, not just 855. Signed-off-by: Ma Ling <ling.ma@intel.com> Reviewed-by: Jesse Barnes <jbarnes@virtuousgeek.org> Signed-off-by: Eric Anholt <eric@anholt.net>
This commit is contained in:
parent
7662c8bd65
commit
6ff4fd0567
@ -195,10 +195,12 @@ parse_general_features(struct drm_i915_private *dev_priv,
|
|||||||
dev_priv->lvds_use_ssc = general->enable_ssc;
|
dev_priv->lvds_use_ssc = general->enable_ssc;
|
||||||
|
|
||||||
if (dev_priv->lvds_use_ssc) {
|
if (dev_priv->lvds_use_ssc) {
|
||||||
if (IS_I855(dev_priv->dev))
|
if (IS_I85X(dev_priv->dev))
|
||||||
dev_priv->lvds_ssc_freq = general->ssc_freq ? 66 : 48;
|
dev_priv->lvds_ssc_freq =
|
||||||
else
|
general->ssc_freq ? 66 : 48;
|
||||||
dev_priv->lvds_ssc_freq = general->ssc_freq ? 100 : 96;
|
else
|
||||||
|
dev_priv->lvds_ssc_freq =
|
||||||
|
general->ssc_freq ? 100 : 96;
|
||||||
}
|
}
|
||||||
}
|
}
|
||||||
}
|
}
|
||||||
|
Loading…
Reference in New Issue
Block a user