mirror of
https://github.com/FEX-Emu/linux.git
synced 2024-12-15 21:30:43 +00:00
b2b0c60543
F15h "multiplexes" between the configuration space of the two DRAM controllers by toggling D18F1x10C[DctCfgSel] while F10h has a different set of registers for DCT0, and DCT1 in extended PCI config space. Add DCT configuration space accessors per family thus wrapping all the different access prerequisites. Clean up code while at it, shorten names. Signed-off-by: Borislav Petkov <borislav.petkov@amd.com>
214 lines
5.0 KiB
C
214 lines
5.0 KiB
C
#include "amd64_edac.h"
|
|
|
|
static ssize_t amd64_inject_section_show(struct mem_ctl_info *mci, char *buf)
|
|
{
|
|
struct amd64_pvt *pvt = mci->pvt_info;
|
|
return sprintf(buf, "0x%x\n", pvt->injection.section);
|
|
}
|
|
|
|
/*
|
|
* store error injection section value which refers to one of 4 16-byte sections
|
|
* within a 64-byte cacheline
|
|
*
|
|
* range: 0..3
|
|
*/
|
|
static ssize_t amd64_inject_section_store(struct mem_ctl_info *mci,
|
|
const char *data, size_t count)
|
|
{
|
|
struct amd64_pvt *pvt = mci->pvt_info;
|
|
unsigned long value;
|
|
int ret = 0;
|
|
|
|
ret = strict_strtoul(data, 10, &value);
|
|
if (ret != -EINVAL) {
|
|
|
|
if (value > 3) {
|
|
amd64_warn("%s: invalid section 0x%lx\n", __func__, value);
|
|
return -EINVAL;
|
|
}
|
|
|
|
pvt->injection.section = (u32) value;
|
|
return count;
|
|
}
|
|
return ret;
|
|
}
|
|
|
|
static ssize_t amd64_inject_word_show(struct mem_ctl_info *mci, char *buf)
|
|
{
|
|
struct amd64_pvt *pvt = mci->pvt_info;
|
|
return sprintf(buf, "0x%x\n", pvt->injection.word);
|
|
}
|
|
|
|
/*
|
|
* store error injection word value which refers to one of 9 16-bit word of the
|
|
* 16-byte (128-bit + ECC bits) section
|
|
*
|
|
* range: 0..8
|
|
*/
|
|
static ssize_t amd64_inject_word_store(struct mem_ctl_info *mci,
|
|
const char *data, size_t count)
|
|
{
|
|
struct amd64_pvt *pvt = mci->pvt_info;
|
|
unsigned long value;
|
|
int ret = 0;
|
|
|
|
ret = strict_strtoul(data, 10, &value);
|
|
if (ret != -EINVAL) {
|
|
|
|
if (value > 8) {
|
|
amd64_warn("%s: invalid word 0x%lx\n", __func__, value);
|
|
return -EINVAL;
|
|
}
|
|
|
|
pvt->injection.word = (u32) value;
|
|
return count;
|
|
}
|
|
return ret;
|
|
}
|
|
|
|
static ssize_t amd64_inject_ecc_vector_show(struct mem_ctl_info *mci, char *buf)
|
|
{
|
|
struct amd64_pvt *pvt = mci->pvt_info;
|
|
return sprintf(buf, "0x%x\n", pvt->injection.bit_map);
|
|
}
|
|
|
|
/*
|
|
* store 16 bit error injection vector which enables injecting errors to the
|
|
* corresponding bit within the error injection word above. When used during a
|
|
* DRAM ECC read, it holds the contents of the of the DRAM ECC bits.
|
|
*/
|
|
static ssize_t amd64_inject_ecc_vector_store(struct mem_ctl_info *mci,
|
|
const char *data, size_t count)
|
|
{
|
|
struct amd64_pvt *pvt = mci->pvt_info;
|
|
unsigned long value;
|
|
int ret = 0;
|
|
|
|
ret = strict_strtoul(data, 16, &value);
|
|
if (ret != -EINVAL) {
|
|
|
|
if (value & 0xFFFF0000) {
|
|
amd64_warn("%s: invalid EccVector: 0x%lx\n",
|
|
__func__, value);
|
|
return -EINVAL;
|
|
}
|
|
|
|
pvt->injection.bit_map = (u32) value;
|
|
return count;
|
|
}
|
|
return ret;
|
|
}
|
|
|
|
/*
|
|
* Do a DRAM ECC read. Assemble staged values in the pvt area, format into
|
|
* fields needed by the injection registers and read the NB Array Data Port.
|
|
*/
|
|
static ssize_t amd64_inject_read_store(struct mem_ctl_info *mci,
|
|
const char *data, size_t count)
|
|
{
|
|
struct amd64_pvt *pvt = mci->pvt_info;
|
|
unsigned long value;
|
|
u32 section, word_bits;
|
|
int ret = 0;
|
|
|
|
ret = strict_strtoul(data, 10, &value);
|
|
if (ret != -EINVAL) {
|
|
|
|
/* Form value to choose 16-byte section of cacheline */
|
|
section = F10_NB_ARRAY_DRAM_ECC |
|
|
SET_NB_ARRAY_ADDRESS(pvt->injection.section);
|
|
amd64_write_pci_cfg(pvt->F3, F10_NB_ARRAY_ADDR, section);
|
|
|
|
word_bits = SET_NB_DRAM_INJECTION_READ(pvt->injection.word,
|
|
pvt->injection.bit_map);
|
|
|
|
/* Issue 'word' and 'bit' along with the READ request */
|
|
amd64_write_pci_cfg(pvt->F3, F10_NB_ARRAY_DATA, word_bits);
|
|
|
|
debugf0("section=0x%x word_bits=0x%x\n", section, word_bits);
|
|
|
|
return count;
|
|
}
|
|
return ret;
|
|
}
|
|
|
|
/*
|
|
* Do a DRAM ECC write. Assemble staged values in the pvt area and format into
|
|
* fields needed by the injection registers.
|
|
*/
|
|
static ssize_t amd64_inject_write_store(struct mem_ctl_info *mci,
|
|
const char *data, size_t count)
|
|
{
|
|
struct amd64_pvt *pvt = mci->pvt_info;
|
|
unsigned long value;
|
|
u32 section, word_bits;
|
|
int ret = 0;
|
|
|
|
ret = strict_strtoul(data, 10, &value);
|
|
if (ret != -EINVAL) {
|
|
|
|
/* Form value to choose 16-byte section of cacheline */
|
|
section = F10_NB_ARRAY_DRAM_ECC |
|
|
SET_NB_ARRAY_ADDRESS(pvt->injection.section);
|
|
amd64_write_pci_cfg(pvt->F3, F10_NB_ARRAY_ADDR, section);
|
|
|
|
word_bits = SET_NB_DRAM_INJECTION_WRITE(pvt->injection.word,
|
|
pvt->injection.bit_map);
|
|
|
|
/* Issue 'word' and 'bit' along with the READ request */
|
|
amd64_write_pci_cfg(pvt->F3, F10_NB_ARRAY_DATA, word_bits);
|
|
|
|
debugf0("section=0x%x word_bits=0x%x\n", section, word_bits);
|
|
|
|
return count;
|
|
}
|
|
return ret;
|
|
}
|
|
|
|
/*
|
|
* update NUM_INJ_ATTRS in case you add new members
|
|
*/
|
|
struct mcidev_sysfs_attribute amd64_inj_attrs[] = {
|
|
|
|
{
|
|
.attr = {
|
|
.name = "inject_section",
|
|
.mode = (S_IRUGO | S_IWUSR)
|
|
},
|
|
.show = amd64_inject_section_show,
|
|
.store = amd64_inject_section_store,
|
|
},
|
|
{
|
|
.attr = {
|
|
.name = "inject_word",
|
|
.mode = (S_IRUGO | S_IWUSR)
|
|
},
|
|
.show = amd64_inject_word_show,
|
|
.store = amd64_inject_word_store,
|
|
},
|
|
{
|
|
.attr = {
|
|
.name = "inject_ecc_vector",
|
|
.mode = (S_IRUGO | S_IWUSR)
|
|
},
|
|
.show = amd64_inject_ecc_vector_show,
|
|
.store = amd64_inject_ecc_vector_store,
|
|
},
|
|
{
|
|
.attr = {
|
|
.name = "inject_write",
|
|
.mode = (S_IRUGO | S_IWUSR)
|
|
},
|
|
.show = NULL,
|
|
.store = amd64_inject_write_store,
|
|
},
|
|
{
|
|
.attr = {
|
|
.name = "inject_read",
|
|
.mode = (S_IRUGO | S_IWUSR)
|
|
},
|
|
.show = NULL,
|
|
.store = amd64_inject_read_store,
|
|
},
|
|
};
|