mirror of
https://github.com/FEX-Emu/linux.git
synced 2024-12-23 09:56:00 +00:00
5a0e3ad6af
percpu.h is included by sched.h and module.h and thus ends up being included when building most .c files. percpu.h includes slab.h which in turn includes gfp.h making everything defined by the two files universally available and complicating inclusion dependencies. percpu.h -> slab.h dependency is about to be removed. Prepare for this change by updating users of gfp and slab facilities include those headers directly instead of assuming availability. As this conversion needs to touch large number of source files, the following script is used as the basis of conversion. http://userweb.kernel.org/~tj/misc/slabh-sweep.py The script does the followings. * Scan files for gfp and slab usages and update includes such that only the necessary includes are there. ie. if only gfp is used, gfp.h, if slab is used, slab.h. * When the script inserts a new include, it looks at the include blocks and try to put the new include such that its order conforms to its surrounding. It's put in the include block which contains core kernel includes, in the same order that the rest are ordered - alphabetical, Christmas tree, rev-Xmas-tree or at the end if there doesn't seem to be any matching order. * If the script can't find a place to put a new include (mostly because the file doesn't have fitting include block), it prints out an error message indicating which .h file needs to be added to the file. The conversion was done in the following steps. 1. The initial automatic conversion of all .c files updated slightly over 4000 files, deleting around 700 includes and adding ~480 gfp.h and ~3000 slab.h inclusions. The script emitted errors for ~400 files. 2. Each error was manually checked. Some didn't need the inclusion, some needed manual addition while adding it to implementation .h or embedding .c file was more appropriate for others. This step added inclusions to around 150 files. 3. The script was run again and the output was compared to the edits from #2 to make sure no file was left behind. 4. Several build tests were done and a couple of problems were fixed. e.g. lib/decompress_*.c used malloc/free() wrappers around slab APIs requiring slab.h to be added manually. 5. The script was run on all .h files but without automatically editing them as sprinkling gfp.h and slab.h inclusions around .h files could easily lead to inclusion dependency hell. Most gfp.h inclusion directives were ignored as stuff from gfp.h was usually wildly available and often used in preprocessor macros. Each slab.h inclusion directive was examined and added manually as necessary. 6. percpu.h was updated not to include slab.h. 7. Build test were done on the following configurations and failures were fixed. CONFIG_GCOV_KERNEL was turned off for all tests (as my distributed build env didn't work with gcov compiles) and a few more options had to be turned off depending on archs to make things build (like ipr on powerpc/64 which failed due to missing writeq). * x86 and x86_64 UP and SMP allmodconfig and a custom test config. * powerpc and powerpc64 SMP allmodconfig * sparc and sparc64 SMP allmodconfig * ia64 SMP allmodconfig * s390 SMP allmodconfig * alpha SMP allmodconfig * um on x86_64 SMP allmodconfig 8. percpu.h modifications were reverted so that it could be applied as a separate patch and serve as bisection point. Given the fact that I had only a couple of failures from tests on step 6, I'm fairly confident about the coverage of this conversion patch. If there is a breakage, it's likely to be something in one of the arch headers which should be easily discoverable easily on most builds of the specific arch. Signed-off-by: Tejun Heo <tj@kernel.org> Guess-its-ok-by: Christoph Lameter <cl@linux-foundation.org> Cc: Ingo Molnar <mingo@redhat.com> Cc: Lee Schermerhorn <Lee.Schermerhorn@hp.com>
308 lines
8.5 KiB
C
308 lines
8.5 KiB
C
/*
|
|
* arch/arm/mach-ixp2000/ixdp2x00.c
|
|
*
|
|
* Code common to IXDP2400 and IXDP2800 platforms.
|
|
*
|
|
* Original Author: Naeem Afzal <naeem.m.afzal@intel.com>
|
|
* Maintainer: Deepak Saxena <dsaxena@plexity.net>
|
|
*
|
|
* Copyright (C) 2002 Intel Corp.
|
|
* Copyright (C) 2003-2004 MontaVista Software, Inc.
|
|
*
|
|
* This program is free software; you can redistribute it and/or modify it
|
|
* under the terms of the GNU General Public License as published by the
|
|
* Free Software Foundation; either version 2 of the License, or (at your
|
|
* option) any later version.
|
|
*/
|
|
#include <linux/kernel.h>
|
|
#include <linux/init.h>
|
|
#include <linux/mm.h>
|
|
#include <linux/sched.h>
|
|
#include <linux/interrupt.h>
|
|
#include <linux/platform_device.h>
|
|
#include <linux/bitops.h>
|
|
#include <linux/pci.h>
|
|
#include <linux/ioport.h>
|
|
#include <linux/delay.h>
|
|
#include <linux/io.h>
|
|
|
|
#include <asm/irq.h>
|
|
#include <asm/pgtable.h>
|
|
#include <asm/page.h>
|
|
#include <asm/system.h>
|
|
#include <mach/hardware.h>
|
|
#include <asm/mach-types.h>
|
|
|
|
#include <asm/mach/pci.h>
|
|
#include <asm/mach/map.h>
|
|
#include <asm/mach/irq.h>
|
|
#include <asm/mach/time.h>
|
|
#include <asm/mach/flash.h>
|
|
#include <asm/mach/arch.h>
|
|
|
|
#include <mach/gpio.h>
|
|
|
|
|
|
/*************************************************************************
|
|
* IXDP2x00 IRQ Initialization
|
|
*************************************************************************/
|
|
static volatile unsigned long *board_irq_mask;
|
|
static volatile unsigned long *board_irq_stat;
|
|
static unsigned long board_irq_count;
|
|
|
|
#ifdef CONFIG_ARCH_IXDP2400
|
|
/*
|
|
* Slowport configuration for accessing CPLD registers on IXDP2x00
|
|
*/
|
|
static struct slowport_cfg slowport_cpld_cfg = {
|
|
.CCR = SLOWPORT_CCR_DIV_2,
|
|
.WTC = 0x00000070,
|
|
.RTC = 0x00000070,
|
|
.PCR = SLOWPORT_MODE_FLASH,
|
|
.ADC = SLOWPORT_ADDR_WIDTH_24 | SLOWPORT_DATA_WIDTH_8
|
|
};
|
|
#endif
|
|
|
|
static void ixdp2x00_irq_mask(unsigned int irq)
|
|
{
|
|
unsigned long dummy;
|
|
static struct slowport_cfg old_cfg;
|
|
|
|
/*
|
|
* This is ugly in common code but really don't know
|
|
* of a better way to handle it. :(
|
|
*/
|
|
#ifdef CONFIG_ARCH_IXDP2400
|
|
if (machine_is_ixdp2400())
|
|
ixp2000_acquire_slowport(&slowport_cpld_cfg, &old_cfg);
|
|
#endif
|
|
|
|
dummy = *board_irq_mask;
|
|
dummy |= IXP2000_BOARD_IRQ_MASK(irq);
|
|
ixp2000_reg_wrb(board_irq_mask, dummy);
|
|
|
|
#ifdef CONFIG_ARCH_IXDP2400
|
|
if (machine_is_ixdp2400())
|
|
ixp2000_release_slowport(&old_cfg);
|
|
#endif
|
|
}
|
|
|
|
static void ixdp2x00_irq_unmask(unsigned int irq)
|
|
{
|
|
unsigned long dummy;
|
|
static struct slowport_cfg old_cfg;
|
|
|
|
#ifdef CONFIG_ARCH_IXDP2400
|
|
if (machine_is_ixdp2400())
|
|
ixp2000_acquire_slowport(&slowport_cpld_cfg, &old_cfg);
|
|
#endif
|
|
|
|
dummy = *board_irq_mask;
|
|
dummy &= ~IXP2000_BOARD_IRQ_MASK(irq);
|
|
ixp2000_reg_wrb(board_irq_mask, dummy);
|
|
|
|
if (machine_is_ixdp2400())
|
|
ixp2000_release_slowport(&old_cfg);
|
|
}
|
|
|
|
static void ixdp2x00_irq_handler(unsigned int irq, struct irq_desc *desc)
|
|
{
|
|
volatile u32 ex_interrupt = 0;
|
|
static struct slowport_cfg old_cfg;
|
|
int i;
|
|
|
|
desc->chip->mask(irq);
|
|
|
|
#ifdef CONFIG_ARCH_IXDP2400
|
|
if (machine_is_ixdp2400())
|
|
ixp2000_acquire_slowport(&slowport_cpld_cfg, &old_cfg);
|
|
#endif
|
|
ex_interrupt = *board_irq_stat & 0xff;
|
|
if (machine_is_ixdp2400())
|
|
ixp2000_release_slowport(&old_cfg);
|
|
|
|
if(!ex_interrupt) {
|
|
printk(KERN_ERR "Spurious IXDP2x00 CPLD interrupt!\n");
|
|
return;
|
|
}
|
|
|
|
for(i = 0; i < board_irq_count; i++) {
|
|
if(ex_interrupt & (1 << i)) {
|
|
int cpld_irq = IXP2000_BOARD_IRQ(0) + i;
|
|
generic_handle_irq(cpld_irq);
|
|
}
|
|
}
|
|
|
|
desc->chip->unmask(irq);
|
|
}
|
|
|
|
static struct irq_chip ixdp2x00_cpld_irq_chip = {
|
|
.ack = ixdp2x00_irq_mask,
|
|
.mask = ixdp2x00_irq_mask,
|
|
.unmask = ixdp2x00_irq_unmask
|
|
};
|
|
|
|
void __init ixdp2x00_init_irq(volatile unsigned long *stat_reg, volatile unsigned long *mask_reg, unsigned long nr_of_irqs)
|
|
{
|
|
unsigned int irq;
|
|
|
|
ixp2000_init_irq();
|
|
|
|
if (!ixdp2x00_master_npu())
|
|
return;
|
|
|
|
board_irq_stat = stat_reg;
|
|
board_irq_mask = mask_reg;
|
|
board_irq_count = nr_of_irqs;
|
|
|
|
*board_irq_mask = 0xffffffff;
|
|
|
|
for(irq = IXP2000_BOARD_IRQ(0); irq < IXP2000_BOARD_IRQ(board_irq_count); irq++) {
|
|
set_irq_chip(irq, &ixdp2x00_cpld_irq_chip);
|
|
set_irq_handler(irq, handle_level_irq);
|
|
set_irq_flags(irq, IRQF_VALID);
|
|
}
|
|
|
|
/* Hook into PCI interrupt */
|
|
set_irq_chained_handler(IRQ_IXP2000_PCIB, ixdp2x00_irq_handler);
|
|
}
|
|
|
|
/*************************************************************************
|
|
* IXDP2x00 memory map
|
|
*************************************************************************/
|
|
static struct map_desc ixdp2x00_io_desc __initdata = {
|
|
.virtual = IXDP2X00_VIRT_CPLD_BASE,
|
|
.pfn = __phys_to_pfn(IXDP2X00_PHYS_CPLD_BASE),
|
|
.length = IXDP2X00_CPLD_SIZE,
|
|
.type = MT_DEVICE
|
|
};
|
|
|
|
void __init ixdp2x00_map_io(void)
|
|
{
|
|
ixp2000_map_io();
|
|
|
|
iotable_init(&ixdp2x00_io_desc, 1);
|
|
}
|
|
|
|
/*************************************************************************
|
|
* IXDP2x00-common PCI init
|
|
*
|
|
* The IXDP2[48]00 has a horrid PCI bus layout. Basically the board
|
|
* contains two NPUs (ingress and egress) connected over PCI, both running
|
|
* instances of the kernel. So far so good. Peers on the PCI bus running
|
|
* Linux is a common design in telecom systems. The problem is that instead
|
|
* of all the devices being controlled by a single host, different
|
|
* devices are controlled by different NPUs on the same bus, leading to
|
|
* multiple hosts on the bus. The exact bus layout looks like:
|
|
*
|
|
* Bus 0
|
|
* Master NPU <-------------------+-------------------> Slave NPU
|
|
* |
|
|
* |
|
|
* P2P
|
|
* |
|
|
*
|
|
* Bus 1 |
|
|
* <--+------+---------+---------+------+-->
|
|
* | | | | |
|
|
* | | | | |
|
|
* ... Dev PMC Media Eth0 Eth1 ...
|
|
*
|
|
* The master controls all but Eth1, which is controlled by the
|
|
* slave. What this means is that the both the master and the slave
|
|
* have to scan the bus, but only one of them can enumerate the bus.
|
|
* In addition, after the bus is scanned, each kernel must remove
|
|
* the device(s) it does not control from the PCI dev list otherwise
|
|
* a driver on each NPU will try to manage it and we will have horrible
|
|
* conflicts. Oh..and the slave NPU needs to see the master NPU
|
|
* for Intel's drivers to work properly. Closed source drivers...
|
|
*
|
|
* The way we deal with this is fairly simple but ugly:
|
|
*
|
|
* 1) Let master scan and enumerate the bus completely.
|
|
* 2) Master deletes Eth1 from device list.
|
|
* 3) Slave scans bus and then deletes all but Eth1 (Eth0 on slave)
|
|
* from device list.
|
|
* 4) Find HW designers and LART them.
|
|
*
|
|
* The boards also do not do normal PCI IRQ routing, or any sort of
|
|
* sensical swizzling, so we just need to check where on the bus a
|
|
* device sits and figure out to which CPLD pin the interrupt is routed.
|
|
* See ixdp2[48]00.c files.
|
|
*
|
|
*************************************************************************/
|
|
void ixdp2x00_slave_pci_postinit(void)
|
|
{
|
|
struct pci_dev *dev;
|
|
|
|
/*
|
|
* Remove PMC device is there is one
|
|
*/
|
|
if((dev = pci_get_bus_and_slot(1, IXDP2X00_PMC_DEVFN))) {
|
|
pci_remove_bus_device(dev);
|
|
pci_dev_put(dev);
|
|
}
|
|
|
|
dev = pci_get_bus_and_slot(0, IXDP2X00_21555_DEVFN);
|
|
pci_remove_bus_device(dev);
|
|
pci_dev_put(dev);
|
|
}
|
|
|
|
/**************************************************************************
|
|
* IXDP2x00 Machine Setup
|
|
*************************************************************************/
|
|
static struct flash_platform_data ixdp2x00_platform_data = {
|
|
.map_name = "cfi_probe",
|
|
.width = 1,
|
|
};
|
|
|
|
static struct ixp2000_flash_data ixdp2x00_flash_data = {
|
|
.platform_data = &ixdp2x00_platform_data,
|
|
.nr_banks = 1
|
|
};
|
|
|
|
static struct resource ixdp2x00_flash_resource = {
|
|
.start = 0xc4000000,
|
|
.end = 0xc4000000 + 0x00ffffff,
|
|
.flags = IORESOURCE_MEM,
|
|
};
|
|
|
|
static struct platform_device ixdp2x00_flash = {
|
|
.name = "IXP2000-Flash",
|
|
.id = 0,
|
|
.dev = {
|
|
.platform_data = &ixdp2x00_flash_data,
|
|
},
|
|
.num_resources = 1,
|
|
.resource = &ixdp2x00_flash_resource,
|
|
};
|
|
|
|
static struct ixp2000_i2c_pins ixdp2x00_i2c_gpio_pins = {
|
|
.sda_pin = IXDP2X00_GPIO_SDA,
|
|
.scl_pin = IXDP2X00_GPIO_SCL,
|
|
};
|
|
|
|
static struct platform_device ixdp2x00_i2c_controller = {
|
|
.name = "IXP2000-I2C",
|
|
.id = 0,
|
|
.dev = {
|
|
.platform_data = &ixdp2x00_i2c_gpio_pins,
|
|
},
|
|
.num_resources = 0
|
|
};
|
|
|
|
static struct platform_device *ixdp2x00_devices[] __initdata = {
|
|
&ixdp2x00_flash,
|
|
&ixdp2x00_i2c_controller
|
|
};
|
|
|
|
void __init ixdp2x00_init_machine(void)
|
|
{
|
|
gpio_line_set(IXDP2X00_GPIO_I2C_ENABLE, 1);
|
|
gpio_line_config(IXDP2X00_GPIO_I2C_ENABLE, GPIO_OUT);
|
|
|
|
platform_add_devices(ixdp2x00_devices, ARRAY_SIZE(ixdp2x00_devices));
|
|
ixp2000_uart_init();
|
|
}
|
|
|