mirror of
https://github.com/FEX-Emu/linux.git
synced 2024-12-23 01:40:30 +00:00
1c8daabe1d
Add the clocks for ep93xx m2p dma engine. Signed-off-by: Ryan Mallon <ryan@bluewatersys.com> Acked-by: Lennert Buytenhek <buytenh@wantstofly.org> Signed-off-by: Russell King <rmk+kernel@arm.linux.org.uk>
228 lines
5.8 KiB
C
228 lines
5.8 KiB
C
/*
|
|
* arch/arm/mach-ep93xx/clock.c
|
|
* Clock control for Cirrus EP93xx chips.
|
|
*
|
|
* Copyright (C) 2006 Lennert Buytenhek <buytenh@wantstofly.org>
|
|
*
|
|
* This program is free software; you can redistribute it and/or modify
|
|
* it under the terms of the GNU General Public License as published by
|
|
* the Free Software Foundation; either version 2 of the License, or (at
|
|
* your option) any later version.
|
|
*/
|
|
|
|
#include <linux/kernel.h>
|
|
#include <linux/clk.h>
|
|
#include <linux/err.h>
|
|
#include <linux/module.h>
|
|
#include <linux/string.h>
|
|
#include <linux/io.h>
|
|
|
|
#include <asm/clkdev.h>
|
|
#include <asm/div64.h>
|
|
#include <mach/hardware.h>
|
|
|
|
struct clk {
|
|
unsigned long rate;
|
|
int users;
|
|
u32 enable_reg;
|
|
u32 enable_mask;
|
|
};
|
|
|
|
static struct clk clk_uart = {
|
|
.rate = 14745600,
|
|
};
|
|
static struct clk clk_pll1;
|
|
static struct clk clk_f;
|
|
static struct clk clk_h;
|
|
static struct clk clk_p;
|
|
static struct clk clk_pll2;
|
|
static struct clk clk_usb_host = {
|
|
.enable_reg = EP93XX_SYSCON_CLOCK_CONTROL,
|
|
.enable_mask = EP93XX_SYSCON_CLOCK_USH_EN,
|
|
};
|
|
|
|
/* DMA Clocks */
|
|
static struct clk clk_m2p0 = {
|
|
.enable_reg = EP93XX_SYSCON_CLOCK_CONTROL,
|
|
.enable_mask = 0x00020000,
|
|
};
|
|
static struct clk clk_m2p1 = {
|
|
.enable_reg = EP93XX_SYSCON_CLOCK_CONTROL,
|
|
.enable_mask = 0x00010000,
|
|
};
|
|
static struct clk clk_m2p2 = {
|
|
.enable_reg = EP93XX_SYSCON_CLOCK_CONTROL,
|
|
.enable_mask = 0x00080000,
|
|
};
|
|
static struct clk clk_m2p3 = {
|
|
.enable_reg = EP93XX_SYSCON_CLOCK_CONTROL,
|
|
.enable_mask = 0x00040000,
|
|
};
|
|
static struct clk clk_m2p4 = {
|
|
.enable_reg = EP93XX_SYSCON_CLOCK_CONTROL,
|
|
.enable_mask = 0x00200000,
|
|
};
|
|
static struct clk clk_m2p5 = {
|
|
.enable_reg = EP93XX_SYSCON_CLOCK_CONTROL,
|
|
.enable_mask = 0x00100000,
|
|
};
|
|
static struct clk clk_m2p6 = {
|
|
.enable_reg = EP93XX_SYSCON_CLOCK_CONTROL,
|
|
.enable_mask = 0x00800000,
|
|
};
|
|
static struct clk clk_m2p7 = {
|
|
.enable_reg = EP93XX_SYSCON_CLOCK_CONTROL,
|
|
.enable_mask = 0x00400000,
|
|
};
|
|
static struct clk clk_m2p8 = {
|
|
.enable_reg = EP93XX_SYSCON_CLOCK_CONTROL,
|
|
.enable_mask = 0x02000000,
|
|
};
|
|
static struct clk clk_m2p9 = {
|
|
.enable_reg = EP93XX_SYSCON_CLOCK_CONTROL,
|
|
.enable_mask = 0x01000000,
|
|
};
|
|
static struct clk clk_m2m0 = {
|
|
.enable_reg = EP93XX_SYSCON_CLOCK_CONTROL,
|
|
.enable_mask = 0x04000000,
|
|
};
|
|
static struct clk clk_m2m1 = {
|
|
.enable_reg = EP93XX_SYSCON_CLOCK_CONTROL,
|
|
.enable_mask = 0x08000000,
|
|
};
|
|
|
|
#define INIT_CK(dev,con,ck) \
|
|
{ .dev_id = dev, .con_id = con, .clk = ck }
|
|
|
|
static struct clk_lookup clocks[] = {
|
|
INIT_CK("apb:uart1", NULL, &clk_uart),
|
|
INIT_CK("apb:uart2", NULL, &clk_uart),
|
|
INIT_CK("apb:uart3", NULL, &clk_uart),
|
|
INIT_CK(NULL, "pll1", &clk_pll1),
|
|
INIT_CK(NULL, "fclk", &clk_f),
|
|
INIT_CK(NULL, "hclk", &clk_h),
|
|
INIT_CK(NULL, "pclk", &clk_p),
|
|
INIT_CK(NULL, "pll2", &clk_pll2),
|
|
INIT_CK(NULL, "usb_host", &clk_usb_host),
|
|
INIT_CK(NULL, "m2p0", &clk_m2p0),
|
|
INIT_CK(NULL, "m2p1", &clk_m2p1),
|
|
INIT_CK(NULL, "m2p2", &clk_m2p2),
|
|
INIT_CK(NULL, "m2p3", &clk_m2p3),
|
|
INIT_CK(NULL, "m2p4", &clk_m2p4),
|
|
INIT_CK(NULL, "m2p5", &clk_m2p5),
|
|
INIT_CK(NULL, "m2p6", &clk_m2p6),
|
|
INIT_CK(NULL, "m2p7", &clk_m2p7),
|
|
INIT_CK(NULL, "m2p8", &clk_m2p8),
|
|
INIT_CK(NULL, "m2p9", &clk_m2p9),
|
|
INIT_CK(NULL, "m2m0", &clk_m2m0),
|
|
INIT_CK(NULL, "m2m1", &clk_m2m1),
|
|
};
|
|
|
|
|
|
int clk_enable(struct clk *clk)
|
|
{
|
|
if (!clk->users++ && clk->enable_reg) {
|
|
u32 value;
|
|
|
|
value = __raw_readl(clk->enable_reg);
|
|
__raw_writel(value | clk->enable_mask, clk->enable_reg);
|
|
}
|
|
|
|
return 0;
|
|
}
|
|
EXPORT_SYMBOL(clk_enable);
|
|
|
|
void clk_disable(struct clk *clk)
|
|
{
|
|
if (!--clk->users && clk->enable_reg) {
|
|
u32 value;
|
|
|
|
value = __raw_readl(clk->enable_reg);
|
|
__raw_writel(value & ~clk->enable_mask, clk->enable_reg);
|
|
}
|
|
}
|
|
EXPORT_SYMBOL(clk_disable);
|
|
|
|
unsigned long clk_get_rate(struct clk *clk)
|
|
{
|
|
return clk->rate;
|
|
}
|
|
EXPORT_SYMBOL(clk_get_rate);
|
|
|
|
|
|
static char fclk_divisors[] = { 1, 2, 4, 8, 16, 1, 1, 1 };
|
|
static char hclk_divisors[] = { 1, 2, 4, 5, 6, 8, 16, 32 };
|
|
static char pclk_divisors[] = { 1, 2, 4, 8 };
|
|
|
|
/*
|
|
* PLL rate = 14.7456 MHz * (X1FBD + 1) * (X2FBD + 1) / (X2IPD + 1) / 2^PS
|
|
*/
|
|
static unsigned long calc_pll_rate(u32 config_word)
|
|
{
|
|
unsigned long long rate;
|
|
int i;
|
|
|
|
rate = 14745600;
|
|
rate *= ((config_word >> 11) & 0x1f) + 1; /* X1FBD */
|
|
rate *= ((config_word >> 5) & 0x3f) + 1; /* X2FBD */
|
|
do_div(rate, (config_word & 0x1f) + 1); /* X2IPD */
|
|
for (i = 0; i < ((config_word >> 16) & 3); i++) /* PS */
|
|
rate >>= 1;
|
|
|
|
return (unsigned long)rate;
|
|
}
|
|
|
|
static void __init ep93xx_dma_clock_init(void)
|
|
{
|
|
clk_m2p0.rate = clk_h.rate;
|
|
clk_m2p1.rate = clk_h.rate;
|
|
clk_m2p2.rate = clk_h.rate;
|
|
clk_m2p3.rate = clk_h.rate;
|
|
clk_m2p4.rate = clk_h.rate;
|
|
clk_m2p5.rate = clk_h.rate;
|
|
clk_m2p6.rate = clk_h.rate;
|
|
clk_m2p7.rate = clk_h.rate;
|
|
clk_m2p8.rate = clk_h.rate;
|
|
clk_m2p9.rate = clk_h.rate;
|
|
clk_m2m0.rate = clk_h.rate;
|
|
clk_m2m1.rate = clk_h.rate;
|
|
}
|
|
|
|
static int __init ep93xx_clock_init(void)
|
|
{
|
|
u32 value;
|
|
int i;
|
|
|
|
value = __raw_readl(EP93XX_SYSCON_CLOCK_SET1);
|
|
if (!(value & 0x00800000)) { /* PLL1 bypassed? */
|
|
clk_pll1.rate = 14745600;
|
|
} else {
|
|
clk_pll1.rate = calc_pll_rate(value);
|
|
}
|
|
clk_f.rate = clk_pll1.rate / fclk_divisors[(value >> 25) & 0x7];
|
|
clk_h.rate = clk_pll1.rate / hclk_divisors[(value >> 20) & 0x7];
|
|
clk_p.rate = clk_h.rate / pclk_divisors[(value >> 18) & 0x3];
|
|
ep93xx_dma_clock_init();
|
|
|
|
value = __raw_readl(EP93XX_SYSCON_CLOCK_SET2);
|
|
if (!(value & 0x00080000)) { /* PLL2 bypassed? */
|
|
clk_pll2.rate = 14745600;
|
|
} else if (value & 0x00040000) { /* PLL2 enabled? */
|
|
clk_pll2.rate = calc_pll_rate(value);
|
|
} else {
|
|
clk_pll2.rate = 0;
|
|
}
|
|
clk_usb_host.rate = clk_pll2.rate / (((value >> 28) & 0xf) + 1);
|
|
|
|
printk(KERN_INFO "ep93xx: PLL1 running at %ld MHz, PLL2 at %ld MHz\n",
|
|
clk_pll1.rate / 1000000, clk_pll2.rate / 1000000);
|
|
printk(KERN_INFO "ep93xx: FCLK %ld MHz, HCLK %ld MHz, PCLK %ld MHz\n",
|
|
clk_f.rate / 1000000, clk_h.rate / 1000000,
|
|
clk_p.rate / 1000000);
|
|
|
|
for (i = 0; i < ARRAY_SIZE(clocks); i++)
|
|
clkdev_add(&clocks[i]);
|
|
return 0;
|
|
}
|
|
arch_initcall(ep93xx_clock_init);
|