linux/arch/mips/include/asm/octeon
David Daney 2b5987abaf MIPS: Octeon: Allow more than 3.75GB of memory with PCIe
We reserve the 3.75GB - 4GB region of PCIe address space for device to
device transfers, making the corresponding physical memory under
direct mapping unavailable for DMA.

To allow for PCIe DMA to all physical memory we map this chunk of
physical memory with BAR1.  Because of the resulting discontinuity in
the mapping function, we remove a page of memory at each end of the
range so multi-page DMA buffers can never be allocated that span the
range.

Signed-off-by: David Daney <ddaney@caviumnetworks.com>
To: linux-mips@linux-mips.org
Patchwork: https://patchwork.linux-mips.org/patch/1535/
Signed-off-by: Ralf Baechle <ralf@linux-mips.org>
2010-08-05 13:26:31 +01:00
..
cvmx-agl-defs.h
cvmx-asm.h
cvmx-bootinfo.h
cvmx-bootmem.h
cvmx-ciu-defs.h
cvmx-gpio-defs.h
cvmx-helper-errata.h
cvmx-helper-jtag.h
cvmx-iob-defs.h
cvmx-ipd-defs.h
cvmx-l2c-defs.h
cvmx-l2c.h
cvmx-l2d-defs.h
cvmx-l2t-defs.h
cvmx-led-defs.h
cvmx-mio-defs.h
cvmx-mixx-defs.h
cvmx-npei-defs.h
cvmx-npi-defs.h
cvmx-packet.h
cvmx-pci-defs.h
cvmx-pcieep-defs.h
cvmx-pciercx-defs.h
cvmx-pescx-defs.h
cvmx-pexp-defs.h
cvmx-pow-defs.h
cvmx-rnm-defs.h
cvmx-smix-defs.h
cvmx-spinlock.h
cvmx-sysinfo.h
cvmx.h
octeon-feature.h
octeon-model.h
octeon.h
pci-octeon.h MIPS: Octeon: Allow more than 3.75GB of memory with PCIe 2010-08-05 13:26:31 +01:00