2023-07-23 13:54:56 +00:00
|
|
|
#include "capstone/arm.h"
|
2016-10-14 12:47:29 +00:00
|
|
|
#include <stdio.h>
|
|
|
|
#include <stdlib.h>
|
|
|
|
|
2016-10-21 09:03:27 +00:00
|
|
|
#include <capstone/capstone.h>
|
2023-05-09 12:46:10 +00:00
|
|
|
#include "cstool.h"
|
2016-10-14 12:47:29 +00:00
|
|
|
|
|
|
|
void print_insn_detail_arm(csh handle, cs_insn *ins)
|
|
|
|
{
|
2016-10-21 08:42:47 +00:00
|
|
|
cs_arm *arm;
|
|
|
|
int i;
|
2016-10-27 04:12:59 +00:00
|
|
|
cs_regs regs_read, regs_write;
|
|
|
|
uint8_t regs_read_count, regs_write_count;
|
2016-10-28 08:12:05 +00:00
|
|
|
|
2016-10-21 08:42:47 +00:00
|
|
|
// detail can be NULL on "data" instruction if SKIPDATA option is turned ON
|
|
|
|
if (ins->detail == NULL)
|
|
|
|
return;
|
2016-10-28 07:32:50 +00:00
|
|
|
|
2016-10-21 08:42:47 +00:00
|
|
|
arm = &(ins->detail->arm);
|
2016-10-28 07:32:50 +00:00
|
|
|
|
2016-10-21 08:42:47 +00:00
|
|
|
if (arm->op_count)
|
|
|
|
printf("\top_count: %u\n", arm->op_count);
|
2016-10-28 07:32:50 +00:00
|
|
|
|
2016-10-21 08:42:47 +00:00
|
|
|
for (i = 0; i < arm->op_count; i++) {
|
|
|
|
cs_arm_op *op = &(arm->operands[i]);
|
|
|
|
switch((int)op->type) {
|
|
|
|
default:
|
|
|
|
break;
|
|
|
|
case ARM_OP_REG:
|
|
|
|
printf("\t\toperands[%u].type: REG = %s\n", i, cs_reg_name(handle, op->reg));
|
|
|
|
break;
|
2023-07-22 09:19:22 +00:00
|
|
|
case ARM_OP_IMM:
|
|
|
|
if (op->imm < 0)
|
|
|
|
printf("\t\toperands[%u].type: IMM = -0x%" PRIx64 "\n", i, -(op->imm));
|
2023-07-19 09:56:27 +00:00
|
|
|
else
|
2023-07-22 09:19:22 +00:00
|
|
|
printf("\t\toperands[%u].type: IMM = 0x%" PRIx64 "\n", i, op->imm);
|
2023-07-19 09:56:27 +00:00
|
|
|
break;
|
|
|
|
case ARM_OP_PRED:
|
|
|
|
printf("\t\toperands[%u].type: PRED = %d\n", i, op->pred);
|
2016-10-21 08:42:47 +00:00
|
|
|
break;
|
|
|
|
case ARM_OP_FP:
|
2016-10-14 12:47:29 +00:00
|
|
|
#if defined(_KERNEL_MODE)
|
2016-10-21 08:42:47 +00:00
|
|
|
// Issue #681: Windows kernel does not support formatting float point
|
|
|
|
printf("\t\toperands[%u].type: FP = <float_point_unsupported>\n", i);
|
2016-10-14 12:47:29 +00:00
|
|
|
#else
|
2016-10-21 08:42:47 +00:00
|
|
|
printf("\t\toperands[%u].type: FP = %f\n", i, op->fp);
|
2016-10-14 12:47:29 +00:00
|
|
|
#endif
|
2016-10-21 08:42:47 +00:00
|
|
|
break;
|
|
|
|
case ARM_OP_MEM:
|
|
|
|
printf("\t\toperands[%u].type: MEM\n", i);
|
2016-10-27 04:12:59 +00:00
|
|
|
if (op->mem.base != ARM_REG_INVALID)
|
2016-10-21 08:42:47 +00:00
|
|
|
printf("\t\t\toperands[%u].mem.base: REG = %s\n",
|
2016-10-28 08:12:05 +00:00
|
|
|
i, cs_reg_name(handle, op->mem.base));
|
2016-10-27 04:12:59 +00:00
|
|
|
if (op->mem.index != ARM_REG_INVALID)
|
2016-10-21 08:42:47 +00:00
|
|
|
printf("\t\t\toperands[%u].mem.index: REG = %s\n",
|
2016-10-28 08:12:05 +00:00
|
|
|
i, cs_reg_name(handle, op->mem.index));
|
2016-10-21 08:42:47 +00:00
|
|
|
if (op->mem.scale != 1)
|
2019-01-28 04:38:57 +00:00
|
|
|
printf("\t\t\toperands[%u].mem.scale: %d\n", i, op->mem.scale);
|
2016-10-21 08:42:47 +00:00
|
|
|
if (op->mem.disp != 0)
|
|
|
|
printf("\t\t\toperands[%u].mem.disp: 0x%x\n", i, op->mem.disp);
|
2016-10-27 04:12:59 +00:00
|
|
|
if (op->mem.lshift != 0)
|
|
|
|
printf("\t\t\toperands[%u].mem.lshift: 0x%x\n", i, op->mem.lshift);
|
2016-10-28 08:12:05 +00:00
|
|
|
|
2016-10-21 08:42:47 +00:00
|
|
|
break;
|
|
|
|
case ARM_OP_PIMM:
|
2023-07-22 09:19:22 +00:00
|
|
|
printf("\t\toperands[%u].type: P-IMM = %" PRIu64 "\n", i, op->imm);
|
2016-10-21 08:42:47 +00:00
|
|
|
break;
|
|
|
|
case ARM_OP_CIMM:
|
2023-07-22 09:19:22 +00:00
|
|
|
printf("\t\toperands[%u].type: C-IMM = %" PRIu64 "\n", i, op->imm);
|
2016-10-21 08:42:47 +00:00
|
|
|
break;
|
|
|
|
case ARM_OP_SETEND:
|
|
|
|
printf("\t\toperands[%u].type: SETEND = %s\n", i, op->setend == ARM_SETEND_BE? "be" : "le");
|
|
|
|
break;
|
2023-07-23 13:54:56 +00:00
|
|
|
case ARM_OP_SYSM:
|
|
|
|
printf("\t\toperands[%u].type: SYSM = 0x%" PRIx16 "\n", i, op->sysop.sysm);
|
|
|
|
printf("\t\toperands[%u].type: MASK = %" PRIu8 "\n", i, op->sysop.msr_mask);
|
|
|
|
break;
|
2016-10-21 08:42:47 +00:00
|
|
|
case ARM_OP_SYSREG:
|
2023-07-23 13:54:56 +00:00
|
|
|
printf("\t\toperands[%u].type: SYSREG = %s\n", i, cs_reg_name(handle, (uint32_t) op->sysop.reg.mclasssysreg));
|
|
|
|
printf("\t\toperands[%u].type: MASK = %" PRIu8 "\n", i, op->sysop.msr_mask);
|
|
|
|
break;
|
|
|
|
case ARM_OP_BANKEDREG:
|
|
|
|
// FIXME: Printing the name is currenliy not supported if the encodings overlap
|
|
|
|
// with system registers.
|
|
|
|
printf("\t\toperands[%u].type: BANKEDREG = %" PRIu32 "\n", i, (uint32_t) op->sysop.reg.bankedreg);
|
|
|
|
if (op->sysop.msr_mask != UINT8_MAX)
|
|
|
|
printf("\t\toperands[%u].type: MASK = %" PRIu8 "\n", i, op->sysop.msr_mask);
|
|
|
|
case ARM_OP_SPSR:
|
|
|
|
case ARM_OP_CPSR: {
|
|
|
|
const char type = op->type == ARM_OP_SPSR ? 'S' : 'C';
|
|
|
|
printf("\t\toperands[%u].type: %cPSR = ", i, type);
|
|
|
|
uint16_t field = op->sysop.psr_bits;
|
|
|
|
if ((field & ARM_FIELD_SPSR_F) || (field & ARM_FIELD_CPSR_F))
|
|
|
|
printf("f");
|
|
|
|
if ((field & ARM_FIELD_SPSR_S) || (field & ARM_FIELD_CPSR_S))
|
|
|
|
printf("s");
|
|
|
|
if ((field & ARM_FIELD_SPSR_X) || (field & ARM_FIELD_CPSR_X))
|
|
|
|
printf("x");
|
|
|
|
if ((field & ARM_FIELD_SPSR_C) || (field & ARM_FIELD_CPSR_C))
|
|
|
|
printf("c");
|
|
|
|
printf("\n");
|
|
|
|
printf("\t\toperands[%u].type: MASK = %" PRIu8 "\n", i, op->sysop.msr_mask);
|
2016-10-21 08:42:47 +00:00
|
|
|
break;
|
2023-07-23 13:54:56 +00:00
|
|
|
}
|
2016-10-21 08:42:47 +00:00
|
|
|
}
|
2016-10-28 08:12:05 +00:00
|
|
|
|
2016-10-27 04:12:59 +00:00
|
|
|
if (op->neon_lane != -1) {
|
|
|
|
printf("\t\toperands[%u].neon_lane = %u\n", i, op->neon_lane);
|
|
|
|
}
|
2016-10-28 08:12:05 +00:00
|
|
|
|
2016-10-27 04:12:59 +00:00
|
|
|
switch(op->access) {
|
|
|
|
default:
|
|
|
|
break;
|
|
|
|
case CS_AC_READ:
|
|
|
|
printf("\t\toperands[%u].access: READ\n", i);
|
|
|
|
break;
|
|
|
|
case CS_AC_WRITE:
|
|
|
|
printf("\t\toperands[%u].access: WRITE\n", i);
|
|
|
|
break;
|
|
|
|
case CS_AC_READ | CS_AC_WRITE:
|
|
|
|
printf("\t\toperands[%u].access: READ | WRITE\n", i);
|
|
|
|
break;
|
|
|
|
}
|
2016-10-28 08:12:05 +00:00
|
|
|
|
2016-10-21 08:42:47 +00:00
|
|
|
if (op->shift.type != ARM_SFT_INVALID && op->shift.value) {
|
|
|
|
if (op->shift.type < ARM_SFT_ASR_REG)
|
|
|
|
// shift with constant value
|
|
|
|
printf("\t\t\tShift: %u = %u\n", op->shift.type, op->shift.value);
|
|
|
|
else
|
|
|
|
// shift with register
|
|
|
|
printf("\t\t\tShift: %u = %s\n", op->shift.type,
|
2016-10-28 08:12:05 +00:00
|
|
|
cs_reg_name(handle, op->shift.value));
|
2016-10-21 08:42:47 +00:00
|
|
|
}
|
2016-10-28 07:32:50 +00:00
|
|
|
|
2016-10-21 08:42:47 +00:00
|
|
|
if (op->vector_index != -1) {
|
|
|
|
printf("\t\toperands[%u].vector_index = %u\n", i, op->vector_index);
|
|
|
|
}
|
2016-10-28 07:32:50 +00:00
|
|
|
|
2016-10-21 08:42:47 +00:00
|
|
|
if (op->subtracted)
|
|
|
|
printf("\t\tSubtracted: True\n");
|
|
|
|
}
|
2016-10-28 07:32:50 +00:00
|
|
|
|
2023-07-19 09:56:27 +00:00
|
|
|
if (arm->cc != ARMCC_AL && arm->cc != ARMCC_UNDEF)
|
2016-10-21 08:42:47 +00:00
|
|
|
printf("\tCode condition: %u\n", arm->cc);
|
2016-10-28 07:32:50 +00:00
|
|
|
|
2023-07-19 09:56:27 +00:00
|
|
|
if (arm->vcc != ARMVCC_None)
|
|
|
|
printf("\tVector code condition: %u\n", arm->vcc);
|
|
|
|
|
2016-10-21 08:42:47 +00:00
|
|
|
if (arm->update_flags)
|
|
|
|
printf("\tUpdate-flags: True\n");
|
2016-10-28 07:32:50 +00:00
|
|
|
|
2023-07-19 09:56:27 +00:00
|
|
|
if (ins->detail->writeback) {
|
2016-10-21 08:42:47 +00:00
|
|
|
printf("\tWrite-back: True\n");
|
2023-07-19 09:56:27 +00:00
|
|
|
printf("\tPost index: %s\n", arm->post_index ? "true" : "false");
|
|
|
|
}
|
2016-10-28 07:32:50 +00:00
|
|
|
|
2016-10-21 08:42:47 +00:00
|
|
|
if (arm->cps_mode)
|
|
|
|
printf("\tCPSI-mode: %u\n", arm->cps_mode);
|
2016-10-28 07:32:50 +00:00
|
|
|
|
2016-10-21 08:42:47 +00:00
|
|
|
if (arm->cps_flag)
|
|
|
|
printf("\tCPSI-flag: %u\n", arm->cps_flag);
|
2016-10-28 07:32:50 +00:00
|
|
|
|
2016-10-21 08:42:47 +00:00
|
|
|
if (arm->vector_data)
|
|
|
|
printf("\tVector-data: %u\n", arm->vector_data);
|
2016-10-28 07:32:50 +00:00
|
|
|
|
2016-10-21 08:42:47 +00:00
|
|
|
if (arm->vector_size)
|
|
|
|
printf("\tVector-size: %u\n", arm->vector_size);
|
2016-10-28 07:32:50 +00:00
|
|
|
|
2016-10-21 08:42:47 +00:00
|
|
|
if (arm->usermode)
|
|
|
|
printf("\tUser-mode: True\n");
|
2016-10-28 07:32:50 +00:00
|
|
|
|
2016-10-21 08:42:47 +00:00
|
|
|
if (arm->mem_barrier)
|
|
|
|
printf("\tMemory-barrier: %u\n", arm->mem_barrier);
|
2016-10-28 07:32:50 +00:00
|
|
|
|
2023-07-19 09:56:27 +00:00
|
|
|
if (arm->pred_mask)
|
|
|
|
printf("\tPredicate Mask: 0x%x\n", arm->pred_mask);
|
|
|
|
|
2016-10-27 04:12:59 +00:00
|
|
|
// Print out all registers accessed by this instruction (either implicit or explicit)
|
|
|
|
if (!cs_regs_access(handle, ins,
|
2016-10-28 08:12:05 +00:00
|
|
|
regs_read, ®s_read_count,
|
|
|
|
regs_write, ®s_write_count)) {
|
2016-10-27 04:12:59 +00:00
|
|
|
if (regs_read_count) {
|
|
|
|
printf("\tRegisters read:");
|
|
|
|
for(i = 0; i < regs_read_count; i++) {
|
|
|
|
printf(" %s", cs_reg_name(handle, regs_read[i]));
|
|
|
|
}
|
|
|
|
printf("\n");
|
|
|
|
}
|
2016-10-28 08:12:05 +00:00
|
|
|
|
2016-10-27 04:12:59 +00:00
|
|
|
if (regs_write_count) {
|
|
|
|
printf("\tRegisters modified:");
|
|
|
|
for(i = 0; i < regs_write_count; i++) {
|
|
|
|
printf(" %s", cs_reg_name(handle, regs_write[i]));
|
|
|
|
}
|
|
|
|
printf("\n");
|
|
|
|
}
|
|
|
|
}
|
2016-10-14 12:47:29 +00:00
|
|
|
}
|