llvm-capstone/llvm/lib/Target/SystemZ
Sergei Barannikov e744e51b12 [SelectionDAG] Rename ADDCARRY/SUBCARRY to UADDO_CARRY/USUBO_CARRY (NFC)
This will make them consistent with other overflow-aware nodes.

Reviewed By: RKSimon

Differential Revision: https://reviews.llvm.org/D148196
2023-04-29 21:59:58 +03:00
..
AsmParser Drop U6Imm-related definitions 2023-04-04 15:08:44 +02:00
Disassembler [SystemZ] Remove unused function 'decodeU6ImmOperand' in SystemZDisassembler.cpp (NFC) 2023-04-04 20:20:54 +08:00
MCTargetDesc Drop U6Imm-related definitions 2023-04-04 15:08:44 +02:00
TargetInfo
CMakeLists.txt [Support] Move TargetParsers to new component 2022-12-20 11:05:50 +00:00
README.txt
SystemZ.h [llvm][SelectionDAGISel] support -{start|stop}-{before|after}= for remaining targets 2022-12-21 13:25:15 -08:00
SystemZ.td
SystemZAsmPrinter.cpp Simplify with hasFeature. NFC 2023-02-17 18:22:24 -08:00
SystemZAsmPrinter.h [SystemZ] Emit a .gnu_attribute for an externally visible vector abi. 2022-12-06 12:53:40 -06:00
SystemZCallingConv.cpp
SystemZCallingConv.h
SystemZCallingConv.td
SystemZConstantPoolValue.cpp
SystemZConstantPoolValue.h
SystemZCopyPhysRegs.cpp
SystemZElimCompare.cpp
SystemZFeatures.td
SystemZFrameLowering.cpp [CodeGen] Additional Register argument to storeRegToStackSlot/loadRegFromStackSlot 2022-12-17 11:55:34 +05:30
SystemZFrameLowering.h
SystemZHazardRecognizer.cpp
SystemZHazardRecognizer.h
SystemZInstrBuilder.h
SystemZInstrDFP.td
SystemZInstrFormats.td [SystemZ] Allow any I5 in RotateSelect* 2023-04-04 14:00:49 +02:00
SystemZInstrFP.td [SystemZ] Fix modelling of composed subreg indices. 2023-03-21 16:39:22 +01:00
SystemZInstrHFP.td
SystemZInstrInfo.cpp [SystemZ] Use isShiftedMask_64 instead of isStringOfOnes (NFC) 2023-01-23 22:48:42 -08:00
SystemZInstrInfo.h [CodeGen] Additional Register argument to storeRegToStackSlot/loadRegFromStackSlot 2022-12-17 11:55:34 +05:30
SystemZInstrInfo.td [Targets] Rename Flag->Glue. NFC 2023-04-02 19:28:51 -07:00
SystemZInstrSystem.td
SystemZInstrVector.td
SystemZISelDAGToDAG.cpp Use APInt::getSignificantBits instead of APInt::getMinSignedBits (NFC) 2023-02-19 23:56:52 -08:00
SystemZISelLowering.cpp [SelectionDAG] Rename ADDCARRY/SUBCARRY to UADDO_CARRY/USUBO_CARRY (NFC) 2023-04-29 21:59:58 +03:00
SystemZISelLowering.h [SelectionDAG] Rename ADDCARRY/SUBCARRY to UADDO_CARRY/USUBO_CARRY (NFC) 2023-04-29 21:59:58 +03:00
SystemZLDCleanup.cpp [llvm] Use range-based for loops (NFC) 2022-08-28 17:35:04 -07:00
SystemZLongBranch.cpp [CodeGen] Introduce a generic MEMBARRIER instruction [mostly-nfc] 2023-01-11 07:26:27 -08:00
SystemZMachineFunctionInfo.cpp
SystemZMachineFunctionInfo.h CodeGen: Don't lazily construct MachineFunctionInfo 2022-12-21 10:49:32 -05:00
SystemZMachineScheduler.cpp
SystemZMachineScheduler.h
SystemZMCInstLower.cpp
SystemZMCInstLower.h
SystemZOperands.td Drop U6Imm-related definitions 2023-04-04 15:08:44 +02:00
SystemZOperators.td [Targets] Rename Flag->Glue. NFC 2023-04-02 19:28:51 -07:00
SystemZPatterns.td
SystemZPostRewrite.cpp
SystemZProcessors.td
SystemZRegisterInfo.cpp [MC] Use subregs/superregs instead of MCSubRegIterator/MCSuperRegIterator. NFC. 2023-04-18 13:29:41 +01:00
SystemZRegisterInfo.h [SystemZ] Fix modelling of composed subreg indices. 2023-03-21 16:39:22 +01:00
SystemZRegisterInfo.td [SystemZ] Fix modelling of composed subreg indices. 2023-03-21 16:39:22 +01:00
SystemZSchedule.td
SystemZScheduleZ13.td
SystemZScheduleZ14.td
SystemZScheduleZ15.td
SystemZScheduleZ16.td
SystemZScheduleZ196.td
SystemZScheduleZEC12.td
SystemZSelectionDAGInfo.cpp [SystemZ] Use llvm::bit_floor (NFC) 2023-01-24 22:10:03 -08:00
SystemZSelectionDAGInfo.h
SystemZShortenInst.cpp
SystemZSubtarget.cpp [SystemZ][NFC] Simplify SystemZSubtarget 2022-12-09 21:33:35 +00:00
SystemZSubtarget.h [NFC][TargetParser] Remove llvm/ADT/Triple.h 2023-02-07 12:39:46 +00:00
SystemZTargetMachine.cpp [llvm][SelectionDAGISel] support -{start|stop}-{before|after}= for remaining targets 2022-12-21 13:25:15 -08:00
SystemZTargetMachine.h CodeGen: Don't lazily construct MachineFunctionInfo 2022-12-21 10:49:32 -05:00
SystemZTargetStreamer.h SystemZ: Register null target streamer 2022-11-01 11:11:22 -07:00
SystemZTargetTransformInfo.cpp [Cost] Add CostKind to getVectorInstrCost and its related users 2023-01-21 05:29:24 -08:00
SystemZTargetTransformInfo.h [Cost] Add CostKind to getVectorInstrCost and its related users 2023-01-21 05:29:24 -08:00
SystemZTDC.cpp

//===---------------------------------------------------------------------===//
// Random notes about and ideas for the SystemZ backend.
//===---------------------------------------------------------------------===//

The initial backend is deliberately restricted to z10.  We should add support
for later architectures at some point.

--

If an inline asm ties an i32 "r" result to an i64 input, the input
will be treated as an i32, leaving the upper bits uninitialised.
For example:

define void @f4(i32 *%dst) {
  %val = call i32 asm "blah $0", "=r,0" (i64 103)
  store i32 %val, i32 *%dst
  ret void
}

from CodeGen/SystemZ/asm-09.ll will use LHI rather than LGHI.
to load 103.  This seems to be a general target-independent problem.

--

The tuning of the choice between LOAD ADDRESS (LA) and addition in
SystemZISelDAGToDAG.cpp is suspect.  It should be tweaked based on
performance measurements.

--

There is no scheduling support.

--

We don't use the BRANCH ON INDEX instructions.

--

We only use MVC, XC and CLC for constant-length block operations.
We could extend them to variable-length operations too,
using EXECUTE RELATIVE LONG.

MVCIN, MVCLE and CLCLE may be worthwhile too.

--

We don't use CUSE or the TRANSLATE family of instructions for string
operations.  The TRANSLATE ones are probably more difficult to exploit.

--

We don't take full advantage of builtins like fabsl because the calling
conventions require f128s to be returned by invisible reference.

--

ADD LOGICAL WITH SIGNED IMMEDIATE could be useful when we need to
produce a carry.  SUBTRACT LOGICAL IMMEDIATE could be useful when we
need to produce a borrow.  (Note that there are no memory forms of
ADD LOGICAL WITH CARRY and SUBTRACT LOGICAL WITH BORROW, so the high
part of 128-bit memory operations would probably need to be done
via a register.)

--

We don't use ICM, STCM, or CLM.

--

We don't use ADD (LOGICAL) HIGH, SUBTRACT (LOGICAL) HIGH,
or COMPARE (LOGICAL) HIGH yet.

--

DAGCombiner doesn't yet fold truncations of extended loads.  Functions like:

    unsigned long f (unsigned long x, unsigned short *y)
    {
      return (x << 32) | *y;
    }

therefore end up as:

        sllg    %r2, %r2, 32
        llgh    %r0, 0(%r3)
        lr      %r2, %r0
        br      %r14

but truncating the load would give:

        sllg    %r2, %r2, 32
        lh      %r2, 0(%r3)
        br      %r14

--

Functions like:

define i64 @f1(i64 %a) {
  %and = and i64 %a, 1
  ret i64 %and
}

ought to be implemented as:

        lhi     %r0, 1
        ngr     %r2, %r0
        br      %r14

but two-address optimizations reverse the order of the AND and force:

        lhi     %r0, 1
        ngr     %r0, %r2
        lgr     %r2, %r0
        br      %r14

CodeGen/SystemZ/and-04.ll has several examples of this.

--

Out-of-range displacements are usually handled by loading the full
address into a register.  In many cases it would be better to create
an anchor point instead.  E.g. for:

define void @f4a(i128 *%aptr, i64 %base) {
  %addr = add i64 %base, 524288
  %bptr = inttoptr i64 %addr to i128 *
  %a = load volatile i128 *%aptr
  %b = load i128 *%bptr
  %add = add i128 %a, %b
  store i128 %add, i128 *%aptr
  ret void
}

(from CodeGen/SystemZ/int-add-08.ll) we load %base+524288 and %base+524296
into separate registers, rather than using %base+524288 as a base for both.

--

Dynamic stack allocations round the size to 8 bytes and then allocate
that rounded amount.  It would be simpler to subtract the unrounded
size from the copy of the stack pointer and then align the result.
See CodeGen/SystemZ/alloca-01.ll for an example.

--

If needed, we can support 16-byte atomics using LPQ, STPQ and CSDG.

--

We might want to model all access registers and use them to spill
32-bit values.

--

We might want to use the 'overflow' condition of eg. AR to support
llvm.sadd.with.overflow.i32 and related instructions - the generated code
for signed overflow check is currently quite bad.  This would improve
the results of using -ftrapv.