From cd1aec5a9d8bb6b2d023632958c2af0f888d6cfa Mon Sep 17 00:00:00 2001 From: Chris Lattner Date: Mon, 4 Aug 2003 20:58:29 +0000 Subject: [PATCH] Rename register classes to be upper case to make it obvious that they are X86 specific in the tree patterns llvm-svn: 7578 --- lib/Target/X86/X86RegisterInfo.cpp | 8 ++++---- lib/Target/X86/X86RegisterInfo.td | 8 ++++---- 2 files changed, 8 insertions(+), 8 deletions(-) diff --git a/lib/Target/X86/X86RegisterInfo.cpp b/lib/Target/X86/X86RegisterInfo.cpp index 354bf4292cb..add8e45c171 100644 --- a/lib/Target/X86/X86RegisterInfo.cpp +++ b/lib/Target/X86/X86RegisterInfo.cpp @@ -254,14 +254,14 @@ X86RegisterInfo::getRegClassForType(const Type* Ty) const { default: assert(0 && "Invalid type to getClass!"); case Type::BoolTyID: case Type::SByteTyID: - case Type::UByteTyID: return &r8Instance; + case Type::UByteTyID: return &R8Instance; case Type::ShortTyID: - case Type::UShortTyID: return &r16Instance; + case Type::UShortTyID: return &R16Instance; case Type::IntTyID: case Type::UIntTyID: - case Type::PointerTyID: return &r32Instance; + case Type::PointerTyID: return &R32Instance; case Type::FloatTyID: - case Type::DoubleTyID: return &rFPInstance; + case Type::DoubleTyID: return &RFPInstance; } } diff --git a/lib/Target/X86/X86RegisterInfo.td b/lib/Target/X86/X86RegisterInfo.td index 5428686d865..e08b0892bec 100644 --- a/lib/Target/X86/X86RegisterInfo.td +++ b/lib/Target/X86/X86RegisterInfo.td @@ -69,8 +69,8 @@ def : RegisterAliases; def : RegisterAliases; // top-level register classes. The order specified in the register list is // implicitly defined to be the register allocation order. // -def r8 : RegisterClass; -def r16 : RegisterClass { +def R8 : RegisterClass; +def R16 : RegisterClass { let Methods = [{ iterator allocation_order_end(MachineFunction &MF) const { if (hasFP(MF)) // Does the function dedicate EBP to being a frame ptr? @@ -81,7 +81,7 @@ def r16 : RegisterClass { }]; } -def r32 : RegisterClass { +def R32 : RegisterClass { let Methods = [{ iterator allocation_order_end(MachineFunction &MF) const { if (hasFP(MF)) // Does the function dedicate EBP to being a frame ptr? @@ -92,7 +92,7 @@ def r32 : RegisterClass { }]; } -def rFP : RegisterClass; +def RFP : RegisterClass; // Registers which cannot be allocated... and are thus left unnamed. def : RegisterClass;