2009-05-03 12:57:15 +00:00
|
|
|
//===-- MSP430ISelLowering.cpp - MSP430 DAG Lowering Implementation ------===//
|
|
|
|
//
|
|
|
|
// The LLVM Compiler Infrastructure
|
|
|
|
//
|
|
|
|
// This file is distributed under the University of Illinois Open Source
|
|
|
|
// License. See LICENSE.TXT for details.
|
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
//
|
|
|
|
// This file implements the MSP430TargetLowering class.
|
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
|
|
|
#define DEBUG_TYPE "msp430-lower"
|
|
|
|
|
|
|
|
#include "MSP430ISelLowering.h"
|
|
|
|
#include "MSP430.h"
|
|
|
|
#include "MSP430TargetMachine.h"
|
|
|
|
#include "MSP430Subtarget.h"
|
|
|
|
#include "llvm/DerivedTypes.h"
|
|
|
|
#include "llvm/Function.h"
|
|
|
|
#include "llvm/Intrinsics.h"
|
|
|
|
#include "llvm/CallingConv.h"
|
|
|
|
#include "llvm/GlobalVariable.h"
|
|
|
|
#include "llvm/GlobalAlias.h"
|
|
|
|
#include "llvm/CodeGen/CallingConvLower.h"
|
|
|
|
#include "llvm/CodeGen/MachineFrameInfo.h"
|
|
|
|
#include "llvm/CodeGen/MachineFunction.h"
|
|
|
|
#include "llvm/CodeGen/MachineInstrBuilder.h"
|
|
|
|
#include "llvm/CodeGen/MachineRegisterInfo.h"
|
2009-05-03 12:59:33 +00:00
|
|
|
#include "llvm/CodeGen/PseudoSourceValue.h"
|
2009-05-03 12:57:15 +00:00
|
|
|
#include "llvm/CodeGen/SelectionDAGISel.h"
|
|
|
|
#include "llvm/CodeGen/ValueTypes.h"
|
|
|
|
#include "llvm/Support/Debug.h"
|
|
|
|
#include "llvm/ADT/VectorExtras.h"
|
|
|
|
using namespace llvm;
|
|
|
|
|
|
|
|
MSP430TargetLowering::MSP430TargetLowering(MSP430TargetMachine &tm) :
|
|
|
|
TargetLowering(tm), Subtarget(*tm.getSubtargetImpl()), TM(tm) {
|
|
|
|
|
|
|
|
// Set up the register classes.
|
2009-05-03 13:06:26 +00:00
|
|
|
addRegisterClass(MVT::i8, MSP430::GR8RegisterClass);
|
2009-05-03 13:02:04 +00:00
|
|
|
addRegisterClass(MVT::i16, MSP430::GR16RegisterClass);
|
2009-05-03 12:57:15 +00:00
|
|
|
|
|
|
|
// Compute derived properties from the register classes
|
|
|
|
computeRegisterProperties();
|
2009-05-03 12:59:50 +00:00
|
|
|
|
2009-05-03 13:03:14 +00:00
|
|
|
// Provide all sorts of operation actions
|
|
|
|
|
|
|
|
// Division is expensive
|
|
|
|
setIntDivIsCheap(false);
|
|
|
|
|
2009-05-03 13:03:33 +00:00
|
|
|
// Even if we have only 1 bit shift here, we can perform
|
|
|
|
// shifts of the whole bitwidth 1 bit per step.
|
|
|
|
setShiftAmountType(MVT::i8);
|
|
|
|
|
2009-05-03 13:06:03 +00:00
|
|
|
setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
|
|
|
|
setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
|
|
|
|
setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
|
|
|
|
setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
|
|
|
|
setLoadExtAction(ISD::SEXTLOAD, MVT::i16, Expand);
|
|
|
|
|
2009-05-03 13:06:26 +00:00
|
|
|
// We don't have any truncstores
|
|
|
|
setTruncStoreAction(MVT::i16, MVT::i8, Expand);
|
|
|
|
|
2009-05-03 13:03:33 +00:00
|
|
|
setOperationAction(ISD::SRA, MVT::i16, Custom);
|
2009-05-03 12:59:50 +00:00
|
|
|
setOperationAction(ISD::RET, MVT::Other, Custom);
|
2009-05-03 12:57:15 +00:00
|
|
|
}
|
|
|
|
|
2009-05-03 13:03:50 +00:00
|
|
|
SDValue MSP430TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
|
2009-05-03 12:57:15 +00:00
|
|
|
switch (Op.getOpcode()) {
|
2009-05-03 12:59:33 +00:00
|
|
|
case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG);
|
2009-05-03 13:03:33 +00:00
|
|
|
case ISD::SRA: return LowerShifts(Op, DAG);
|
2009-05-03 12:59:50 +00:00
|
|
|
case ISD::RET: return LowerRET(Op, DAG);
|
2009-05-03 12:57:15 +00:00
|
|
|
default:
|
|
|
|
assert(0 && "unimplemented operand");
|
|
|
|
return SDValue();
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2009-05-03 12:59:33 +00:00
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
// Calling Convention Implementation
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
2009-05-03 12:57:15 +00:00
|
|
|
#include "MSP430GenCallingConv.inc"
|
2009-05-03 12:59:33 +00:00
|
|
|
|
|
|
|
SDValue MSP430TargetLowering::LowerFORMAL_ARGUMENTS(SDValue Op,
|
|
|
|
SelectionDAG &DAG) {
|
|
|
|
unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
|
|
|
|
switch (CC) {
|
|
|
|
default:
|
|
|
|
assert(0 && "Unsupported calling convention");
|
|
|
|
case CallingConv::C:
|
|
|
|
case CallingConv::Fast:
|
|
|
|
return LowerCCCArguments(Op, DAG);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/// LowerCCCArguments - transform physical registers into virtual registers and
|
|
|
|
/// generate load operations for arguments places on the stack.
|
|
|
|
// FIXME: struct return stuff
|
|
|
|
// FIXME: varargs
|
2009-05-03 13:00:11 +00:00
|
|
|
SDValue MSP430TargetLowering::LowerCCCArguments(SDValue Op,
|
|
|
|
SelectionDAG &DAG) {
|
2009-05-03 12:59:33 +00:00
|
|
|
MachineFunction &MF = DAG.getMachineFunction();
|
|
|
|
MachineFrameInfo *MFI = MF.getFrameInfo();
|
|
|
|
MachineRegisterInfo &RegInfo = MF.getRegInfo();
|
|
|
|
SDValue Root = Op.getOperand(0);
|
|
|
|
bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() != 0;
|
|
|
|
unsigned CC = MF.getFunction()->getCallingConv();
|
|
|
|
DebugLoc dl = Op.getDebugLoc();
|
|
|
|
|
|
|
|
// Assign locations to all of the incoming arguments.
|
|
|
|
SmallVector<CCValAssign, 16> ArgLocs;
|
|
|
|
CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs);
|
|
|
|
CCInfo.AnalyzeFormalArguments(Op.getNode(), CC_MSP430);
|
|
|
|
|
|
|
|
assert(!isVarArg && "Varargs not supported yet");
|
|
|
|
|
|
|
|
SmallVector<SDValue, 16> ArgValues;
|
|
|
|
for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
|
|
|
|
CCValAssign &VA = ArgLocs[i];
|
|
|
|
if (VA.isRegLoc()) {
|
|
|
|
// Arguments passed in registers
|
|
|
|
MVT RegVT = VA.getLocVT();
|
|
|
|
switch (RegVT.getSimpleVT()) {
|
|
|
|
default:
|
|
|
|
cerr << "LowerFORMAL_ARGUMENTS Unhandled argument type: "
|
|
|
|
<< RegVT.getSimpleVT()
|
|
|
|
<< "\n";
|
|
|
|
abort();
|
|
|
|
case MVT::i16:
|
|
|
|
unsigned VReg =
|
2009-05-03 13:02:04 +00:00
|
|
|
RegInfo.createVirtualRegister(MSP430::GR16RegisterClass);
|
2009-05-03 12:59:33 +00:00
|
|
|
RegInfo.addLiveIn(VA.getLocReg(), VReg);
|
|
|
|
SDValue ArgValue = DAG.getCopyFromReg(Root, dl, VReg, RegVT);
|
|
|
|
|
|
|
|
// If this is an 8-bit value, it is really passed promoted to 16
|
|
|
|
// bits. Insert an assert[sz]ext to capture this, then truncate to the
|
|
|
|
// right size.
|
|
|
|
if (VA.getLocInfo() == CCValAssign::SExt)
|
|
|
|
ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
|
|
|
|
DAG.getValueType(VA.getValVT()));
|
|
|
|
else if (VA.getLocInfo() == CCValAssign::ZExt)
|
|
|
|
ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
|
|
|
|
DAG.getValueType(VA.getValVT()));
|
|
|
|
|
|
|
|
if (VA.getLocInfo() != CCValAssign::Full)
|
|
|
|
ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
|
|
|
|
|
|
|
|
ArgValues.push_back(ArgValue);
|
|
|
|
}
|
|
|
|
} else {
|
|
|
|
// Sanity check
|
|
|
|
assert(VA.isMemLoc());
|
|
|
|
// Load the argument to a virtual register
|
|
|
|
unsigned ObjSize = VA.getLocVT().getSizeInBits()/8;
|
|
|
|
if (ObjSize > 2) {
|
|
|
|
cerr << "LowerFORMAL_ARGUMENTS Unhandled argument type: "
|
|
|
|
<< VA.getLocVT().getSimpleVT()
|
|
|
|
<< "\n";
|
|
|
|
}
|
|
|
|
// Create the frame index object for this incoming parameter...
|
|
|
|
int FI = MFI->CreateFixedObject(ObjSize, VA.getLocMemOffset());
|
|
|
|
|
|
|
|
// Create the SelectionDAG nodes corresponding to a load
|
|
|
|
//from this parameter
|
|
|
|
SDValue FIN = DAG.getFrameIndex(FI, MVT::i16);
|
|
|
|
ArgValues.push_back(DAG.getLoad(VA.getLocVT(), dl, Root, FIN,
|
|
|
|
PseudoSourceValue::getFixedStack(FI), 0));
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
ArgValues.push_back(Root);
|
|
|
|
|
|
|
|
// Return the new list of results.
|
|
|
|
return DAG.getNode(ISD::MERGE_VALUES, dl, Op.getNode()->getVTList(),
|
|
|
|
&ArgValues[0], ArgValues.size()).getValue(Op.getResNo());
|
|
|
|
}
|
2009-05-03 12:59:50 +00:00
|
|
|
|
|
|
|
SDValue MSP430TargetLowering::LowerRET(SDValue Op, SelectionDAG &DAG) {
|
|
|
|
// CCValAssign - represent the assignment of the return value to a location
|
|
|
|
SmallVector<CCValAssign, 16> RVLocs;
|
|
|
|
unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
|
|
|
|
bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
|
|
|
|
DebugLoc dl = Op.getDebugLoc();
|
|
|
|
|
|
|
|
// CCState - Info about the registers and stack slot.
|
|
|
|
CCState CCInfo(CC, isVarArg, getTargetMachine(), RVLocs);
|
|
|
|
|
|
|
|
// Analize return values of ISD::RET
|
|
|
|
CCInfo.AnalyzeReturn(Op.getNode(), RetCC_MSP430);
|
|
|
|
|
|
|
|
// If this is the first return lowered for this function, add the regs to the
|
|
|
|
// liveout set for the function.
|
|
|
|
if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
|
|
|
|
for (unsigned i = 0; i != RVLocs.size(); ++i)
|
|
|
|
if (RVLocs[i].isRegLoc())
|
|
|
|
DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
|
|
|
|
}
|
|
|
|
|
|
|
|
// The chain is always operand #0
|
|
|
|
SDValue Chain = Op.getOperand(0);
|
|
|
|
SDValue Flag;
|
|
|
|
|
|
|
|
// Copy the result values into the output registers.
|
|
|
|
for (unsigned i = 0; i != RVLocs.size(); ++i) {
|
|
|
|
CCValAssign &VA = RVLocs[i];
|
|
|
|
assert(VA.isRegLoc() && "Can only return in registers!");
|
|
|
|
|
|
|
|
// ISD::RET => ret chain, (regnum1,val1), ...
|
|
|
|
// So i*2+1 index only the regnums
|
|
|
|
Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
|
|
|
|
Op.getOperand(i*2+1), Flag);
|
|
|
|
|
2009-05-03 13:00:11 +00:00
|
|
|
// Guarantee that all emitted copies are stuck together,
|
|
|
|
// avoiding something bad.
|
2009-05-03 12:59:50 +00:00
|
|
|
Flag = Chain.getValue(1);
|
|
|
|
}
|
|
|
|
|
|
|
|
if (Flag.getNode())
|
|
|
|
return DAG.getNode(MSP430ISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
|
|
|
|
|
|
|
|
// Return Void
|
|
|
|
return DAG.getNode(MSP430ISD::RET_FLAG, dl, MVT::Other, Chain);
|
|
|
|
}
|
|
|
|
|
2009-05-03 13:03:33 +00:00
|
|
|
SDValue MSP430TargetLowering::LowerShifts(SDValue Op,
|
|
|
|
SelectionDAG &DAG) {
|
|
|
|
assert(Op.getOpcode() == ISD::SRA && "Only SRA is currently supported.");
|
|
|
|
SDNode* N = Op.getNode();
|
|
|
|
MVT VT = Op.getValueType();
|
|
|
|
DebugLoc dl = N->getDebugLoc();
|
|
|
|
|
|
|
|
// We currently only lower SRA of constant argument.
|
|
|
|
if (!isa<ConstantSDNode>(N->getOperand(1)))
|
|
|
|
return SDValue();
|
|
|
|
|
|
|
|
uint64_t ShiftAmount = cast<ConstantSDNode>(N->getOperand(1))->getZExtValue();
|
|
|
|
|
|
|
|
// Expand the stuff into sequence of shifts.
|
|
|
|
// FIXME: for some shift amounts this might be done better!
|
|
|
|
// E.g.: foo >> (8 + N) => sxt(swpb(foo)) >> N
|
|
|
|
SDValue Victim = N->getOperand(0);
|
|
|
|
while (ShiftAmount--)
|
|
|
|
Victim = DAG.getNode(MSP430ISD::RRA, dl, VT, Victim);
|
|
|
|
|
|
|
|
return Victim;
|
|
|
|
}
|
|
|
|
|
2009-05-03 12:59:50 +00:00
|
|
|
const char *MSP430TargetLowering::getTargetNodeName(unsigned Opcode) const {
|
|
|
|
switch (Opcode) {
|
|
|
|
default: return NULL;
|
|
|
|
case MSP430ISD::RET_FLAG: return "MSP430ISD::RET_FLAG";
|
2009-05-03 13:03:33 +00:00
|
|
|
case MSP430ISD::RRA: return "MSP430ISD::RRA";
|
2009-05-03 12:59:50 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|