2004-07-23 17:56:30 +00:00
|
|
|
//===-- LiveIntervalAnalysis.cpp - Live Interval Analysis -----------------===//
|
2003-11-20 03:32:25 +00:00
|
|
|
//
|
|
|
|
// The LLVM Compiler Infrastructure
|
|
|
|
//
|
|
|
|
// This file was developed by the LLVM research group and is distributed under
|
|
|
|
// the University of Illinois Open Source License. See LICENSE.TXT for details.
|
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
//
|
|
|
|
// This file implements the LiveInterval analysis pass which is used
|
|
|
|
// by the Linear Scan Register allocator. This pass linearizes the
|
|
|
|
// basic blocks of the function in DFS order and uses the
|
|
|
|
// LiveVariables pass to conservatively compute live intervals for
|
|
|
|
// each virtual and physical register.
|
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
|
|
|
#define DEBUG_TYPE "liveintervals"
|
2005-09-21 04:19:09 +00:00
|
|
|
#include "llvm/CodeGen/LiveIntervalAnalysis.h"
|
2004-09-03 18:25:53 +00:00
|
|
|
#include "VirtRegMap.h"
|
2004-05-01 21:24:39 +00:00
|
|
|
#include "llvm/Value.h"
|
2003-12-21 20:19:10 +00:00
|
|
|
#include "llvm/Analysis/LoopInfo.h"
|
2003-11-20 03:32:25 +00:00
|
|
|
#include "llvm/CodeGen/LiveVariables.h"
|
|
|
|
#include "llvm/CodeGen/MachineFrameInfo.h"
|
|
|
|
#include "llvm/CodeGen/MachineInstr.h"
|
|
|
|
#include "llvm/CodeGen/Passes.h"
|
|
|
|
#include "llvm/CodeGen/SSARegMap.h"
|
|
|
|
#include "llvm/Target/MRegisterInfo.h"
|
|
|
|
#include "llvm/Target/TargetInstrInfo.h"
|
|
|
|
#include "llvm/Target/TargetMachine.h"
|
2004-09-01 22:55:40 +00:00
|
|
|
#include "llvm/Support/CommandLine.h"
|
|
|
|
#include "llvm/Support/Debug.h"
|
|
|
|
#include "llvm/ADT/Statistic.h"
|
|
|
|
#include "llvm/ADT/STLExtras.h"
|
2004-09-03 18:19:51 +00:00
|
|
|
#include <algorithm>
|
2006-12-02 02:22:01 +00:00
|
|
|
#include <cmath>
|
2003-11-20 03:32:25 +00:00
|
|
|
using namespace llvm;
|
|
|
|
|
2006-12-19 22:41:21 +00:00
|
|
|
STATISTIC(numIntervals, "Number of original intervals");
|
|
|
|
STATISTIC(numIntervalsAfter, "Number of intervals after coalescing");
|
|
|
|
STATISTIC(numJoins , "Number of interval joins performed");
|
|
|
|
STATISTIC(numPeep , "Number of identity moves eliminated after coalescing");
|
|
|
|
STATISTIC(numFolded , "Number of loads/stores folded into instructions");
|
|
|
|
|
2003-11-20 03:32:25 +00:00
|
|
|
namespace {
|
2006-08-27 22:30:17 +00:00
|
|
|
RegisterPass<LiveIntervals> X("liveintervals", "Live Interval Analysis");
|
2003-11-20 03:32:25 +00:00
|
|
|
|
2006-07-20 17:28:38 +00:00
|
|
|
static cl::opt<bool>
|
2004-08-04 09:46:26 +00:00
|
|
|
EnableJoining("join-liveintervals",
|
2006-09-15 03:57:23 +00:00
|
|
|
cl::desc("Coallesce copies (default=true)"),
|
2004-08-04 09:46:26 +00:00
|
|
|
cl::init(true));
|
2006-05-24 17:04:05 +00:00
|
|
|
}
|
2003-11-20 03:32:25 +00:00
|
|
|
|
2006-08-24 22:43:55 +00:00
|
|
|
void LiveIntervals::getAnalysisUsage(AnalysisUsage &AU) const {
|
2004-08-04 09:46:26 +00:00
|
|
|
AU.addRequired<LiveVariables>();
|
|
|
|
AU.addPreservedID(PHIEliminationID);
|
|
|
|
AU.addRequiredID(PHIEliminationID);
|
|
|
|
AU.addRequiredID(TwoAddressInstructionPassID);
|
|
|
|
AU.addRequired<LoopInfo>();
|
|
|
|
MachineFunctionPass::getAnalysisUsage(AU);
|
2003-11-20 03:32:25 +00:00
|
|
|
}
|
|
|
|
|
2006-08-24 22:43:55 +00:00
|
|
|
void LiveIntervals::releaseMemory() {
|
2004-08-04 09:46:26 +00:00
|
|
|
mi2iMap_.clear();
|
|
|
|
i2miMap_.clear();
|
|
|
|
r2iMap_.clear();
|
|
|
|
r2rMap_.clear();
|
2004-01-31 19:59:32 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
|
2006-05-11 07:29:24 +00:00
|
|
|
static bool isZeroLengthInterval(LiveInterval *li) {
|
|
|
|
for (LiveInterval::Ranges::const_iterator
|
|
|
|
i = li->ranges.begin(), e = li->ranges.end(); i != e; ++i)
|
|
|
|
if (i->end - i->start > LiveIntervals::InstrSlots::NUM)
|
|
|
|
return false;
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
|
|
|
|
2003-11-20 03:32:25 +00:00
|
|
|
/// runOnMachineFunction - Register allocate the whole function
|
|
|
|
///
|
|
|
|
bool LiveIntervals::runOnMachineFunction(MachineFunction &fn) {
|
2004-08-04 09:46:26 +00:00
|
|
|
mf_ = &fn;
|
|
|
|
tm_ = &fn.getTarget();
|
|
|
|
mri_ = tm_->getRegisterInfo();
|
Allow the live interval analysis pass to be a bit more aggressive about
numbering values in live ranges for physical registers.
The alpha backend currently generates code that looks like this:
vreg = preg
...
preg = vreg
use preg
...
preg = vreg
use preg
etc. Because vreg contains the value of preg coming in, each of the
copies back into preg contain that initial value as well.
In the case of the Alpha, this allows this testcase:
void "foo"(int %blah) {
store int 5, int *%MyVar
store int 12, int* %MyVar2
ret void
}
to compile to:
foo:
ldgp $29, 0($27)
ldiq $0,5
stl $0,MyVar
ldiq $0,12
stl $0,MyVar2
ret $31,($26),1
instead of:
foo:
ldgp $29, 0($27)
bis $29,$29,$0
ldiq $1,5
bis $0,$0,$29
stl $1,MyVar
ldiq $1,12
bis $0,$0,$29
stl $1,MyVar2
ret $31,($26),1
This does not seem to have any noticable effect on X86 code.
This fixes PR535.
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@20536 91177308-0d34-0410-b5e6-96231b3b80d8
2005-03-09 23:05:19 +00:00
|
|
|
tii_ = tm_->getInstrInfo();
|
2004-08-04 09:46:26 +00:00
|
|
|
lv_ = &getAnalysis<LiveVariables>();
|
2004-08-26 22:22:38 +00:00
|
|
|
allocatableRegs_ = mri_->getAllocatableSet(fn);
|
2004-09-09 19:24:38 +00:00
|
|
|
r2rMap_.grow(mf_->getSSARegMap()->getLastVirtReg());
|
2004-08-04 09:46:26 +00:00
|
|
|
|
2006-09-15 03:57:23 +00:00
|
|
|
// Number MachineInstrs and MachineBasicBlocks.
|
|
|
|
// Initialize MBB indexes to a sentinal.
|
|
|
|
MBB2IdxMap.resize(mf_->getNumBlockIDs(), ~0U);
|
|
|
|
|
|
|
|
unsigned MIIndex = 0;
|
|
|
|
for (MachineFunction::iterator MBB = mf_->begin(), E = mf_->end();
|
|
|
|
MBB != E; ++MBB) {
|
|
|
|
// Set the MBB2IdxMap entry for this MBB.
|
|
|
|
MBB2IdxMap[MBB->getNumber()] = MIIndex;
|
2007-02-13 01:30:55 +00:00
|
|
|
|
2006-09-15 03:57:23 +00:00
|
|
|
for (MachineBasicBlock::iterator I = MBB->begin(), E = MBB->end();
|
|
|
|
I != E; ++I) {
|
|
|
|
bool inserted = mi2iMap_.insert(std::make_pair(I, MIIndex)).second;
|
2004-08-04 09:46:26 +00:00
|
|
|
assert(inserted && "multiple MachineInstr -> index mappings");
|
2006-09-15 03:57:23 +00:00
|
|
|
i2miMap_.push_back(I);
|
|
|
|
MIIndex += InstrSlots::NUM;
|
2004-08-04 09:46:26 +00:00
|
|
|
}
|
2006-09-15 03:57:23 +00:00
|
|
|
}
|
2003-11-20 03:32:25 +00:00
|
|
|
|
2004-08-04 09:46:26 +00:00
|
|
|
computeIntervals();
|
2003-11-20 03:32:25 +00:00
|
|
|
|
2004-08-04 09:46:26 +00:00
|
|
|
numIntervals += getNumIntervals();
|
2004-02-15 10:24:21 +00:00
|
|
|
|
2006-11-29 00:39:47 +00:00
|
|
|
DOUT << "********** INTERVALS **********\n";
|
|
|
|
for (iterator I = begin(), E = end(); I != E; ++I) {
|
|
|
|
I->second.print(DOUT, mri_);
|
|
|
|
DOUT << "\n";
|
|
|
|
}
|
2004-07-24 02:59:07 +00:00
|
|
|
|
2006-09-15 03:57:23 +00:00
|
|
|
// Join (coallesce) intervals if requested.
|
2004-08-04 09:46:26 +00:00
|
|
|
if (EnableJoining) joinIntervals();
|
|
|
|
|
|
|
|
numIntervalsAfter += getNumIntervals();
|
2006-09-15 03:57:23 +00:00
|
|
|
|
2004-08-04 09:46:26 +00:00
|
|
|
|
|
|
|
// perform a final pass over the instructions and compute spill
|
2006-09-03 07:53:50 +00:00
|
|
|
// weights, coalesce virtual registers and remove identity moves.
|
2006-09-15 03:57:23 +00:00
|
|
|
const LoopInfo &loopInfo = getAnalysis<LoopInfo>();
|
2004-08-04 09:46:26 +00:00
|
|
|
|
|
|
|
for (MachineFunction::iterator mbbi = mf_->begin(), mbbe = mf_->end();
|
|
|
|
mbbi != mbbe; ++mbbi) {
|
|
|
|
MachineBasicBlock* mbb = mbbi;
|
|
|
|
unsigned loopDepth = loopInfo.getLoopDepth(mbb->getBasicBlock());
|
|
|
|
|
|
|
|
for (MachineBasicBlock::iterator mii = mbb->begin(), mie = mbb->end();
|
|
|
|
mii != mie; ) {
|
|
|
|
// if the move will be an identity move delete it
|
|
|
|
unsigned srcReg, dstReg, RegRep;
|
Allow the live interval analysis pass to be a bit more aggressive about
numbering values in live ranges for physical registers.
The alpha backend currently generates code that looks like this:
vreg = preg
...
preg = vreg
use preg
...
preg = vreg
use preg
etc. Because vreg contains the value of preg coming in, each of the
copies back into preg contain that initial value as well.
In the case of the Alpha, this allows this testcase:
void "foo"(int %blah) {
store int 5, int *%MyVar
store int 12, int* %MyVar2
ret void
}
to compile to:
foo:
ldgp $29, 0($27)
ldiq $0,5
stl $0,MyVar
ldiq $0,12
stl $0,MyVar2
ret $31,($26),1
instead of:
foo:
ldgp $29, 0($27)
bis $29,$29,$0
ldiq $1,5
bis $0,$0,$29
stl $1,MyVar
ldiq $1,12
bis $0,$0,$29
stl $1,MyVar2
ret $31,($26),1
This does not seem to have any noticable effect on X86 code.
This fixes PR535.
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@20536 91177308-0d34-0410-b5e6-96231b3b80d8
2005-03-09 23:05:19 +00:00
|
|
|
if (tii_->isMoveInstr(*mii, srcReg, dstReg) &&
|
2004-08-04 09:46:26 +00:00
|
|
|
(RegRep = rep(srcReg)) == rep(dstReg)) {
|
|
|
|
// remove from def list
|
2007-02-19 21:49:54 +00:00
|
|
|
LiveInterval &RegInt = getOrCreateInterval(RegRep);
|
|
|
|
MachineOperand *MO = mii->findRegisterDefOperand(dstReg);
|
|
|
|
// If def of this move instruction is dead, remove its live range from
|
|
|
|
// the dstination register's live interval.
|
|
|
|
if (MO->isDead()) {
|
|
|
|
unsigned MoveIdx = getDefIndex(getInstructionIndex(mii));
|
|
|
|
LiveInterval::iterator MLR = RegInt.FindLiveRangeContaining(MoveIdx);
|
|
|
|
RegInt.removeRange(MLR->start, MoveIdx+1);
|
|
|
|
if (RegInt.empty())
|
|
|
|
removeInterval(RegRep);
|
|
|
|
}
|
2006-08-24 22:43:55 +00:00
|
|
|
RemoveMachineInstrFromMaps(mii);
|
2004-08-04 09:46:26 +00:00
|
|
|
mii = mbbi->erase(mii);
|
|
|
|
++numPeep;
|
|
|
|
}
|
|
|
|
else {
|
2006-09-03 07:53:50 +00:00
|
|
|
for (unsigned i = 0, e = mii->getNumOperands(); i != e; ++i) {
|
|
|
|
const MachineOperand &mop = mii->getOperand(i);
|
2004-08-04 09:46:26 +00:00
|
|
|
if (mop.isRegister() && mop.getReg() &&
|
|
|
|
MRegisterInfo::isVirtualRegister(mop.getReg())) {
|
|
|
|
// replace register with representative register
|
|
|
|
unsigned reg = rep(mop.getReg());
|
2006-05-04 17:52:23 +00:00
|
|
|
mii->getOperand(i).setReg(reg);
|
2004-08-04 09:46:26 +00:00
|
|
|
|
|
|
|
LiveInterval &RegInt = getInterval(reg);
|
|
|
|
RegInt.weight +=
|
2004-10-25 18:40:47 +00:00
|
|
|
(mop.isUse() + mop.isDef()) * pow(10.0F, (int)loopDepth);
|
2004-08-04 09:46:26 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
++mii;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
2003-12-24 15:44:53 +00:00
|
|
|
|
2006-05-11 07:29:24 +00:00
|
|
|
for (iterator I = begin(), E = end(); I != E; ++I) {
|
2006-11-07 07:18:40 +00:00
|
|
|
LiveInterval &LI = I->second;
|
|
|
|
if (MRegisterInfo::isVirtualRegister(LI.reg)) {
|
2006-08-27 12:47:48 +00:00
|
|
|
// If the live interval length is essentially zero, i.e. in every live
|
2006-05-11 07:29:24 +00:00
|
|
|
// range the use follows def immediately, it doesn't make sense to spill
|
|
|
|
// it and hope it will be easier to allocate for this li.
|
2006-11-07 07:18:40 +00:00
|
|
|
if (isZeroLengthInterval(&LI))
|
2006-11-07 12:25:45 +00:00
|
|
|
LI.weight = HUGE_VALF;
|
2006-11-07 07:18:40 +00:00
|
|
|
|
2006-11-07 18:04:58 +00:00
|
|
|
// Divide the weight of the interval by its size. This encourages
|
|
|
|
// spilling of intervals that are large and have few uses, and
|
|
|
|
// discourages spilling of small intervals with many uses.
|
|
|
|
unsigned Size = 0;
|
|
|
|
for (LiveInterval::iterator II = LI.begin(), E = LI.end(); II != E;++II)
|
|
|
|
Size += II->end - II->start;
|
2006-11-07 07:18:40 +00:00
|
|
|
|
2006-11-07 18:04:58 +00:00
|
|
|
LI.weight /= Size;
|
2006-08-27 12:47:48 +00:00
|
|
|
}
|
2006-05-11 07:29:24 +00:00
|
|
|
}
|
|
|
|
|
2004-09-30 15:59:17 +00:00
|
|
|
DEBUG(dump());
|
2004-08-04 09:46:26 +00:00
|
|
|
return true;
|
2003-11-20 03:32:25 +00:00
|
|
|
}
|
|
|
|
|
2004-09-30 15:59:17 +00:00
|
|
|
/// print - Implement the dump method.
|
2004-12-07 04:03:45 +00:00
|
|
|
void LiveIntervals::print(std::ostream &O, const Module* ) const {
|
2004-09-30 15:59:17 +00:00
|
|
|
O << "********** INTERVALS **********\n";
|
2005-07-27 23:03:38 +00:00
|
|
|
for (const_iterator I = begin(), E = end(); I != E; ++I) {
|
2006-11-29 00:39:47 +00:00
|
|
|
I->second.print(DOUT, mri_);
|
|
|
|
DOUT << "\n";
|
2005-07-27 23:03:38 +00:00
|
|
|
}
|
2004-09-30 15:59:17 +00:00
|
|
|
|
|
|
|
O << "********** MACHINEINSTRS **********\n";
|
|
|
|
for (MachineFunction::iterator mbbi = mf_->begin(), mbbe = mf_->end();
|
|
|
|
mbbi != mbbe; ++mbbi) {
|
|
|
|
O << ((Value*)mbbi->getBasicBlock())->getName() << ":\n";
|
|
|
|
for (MachineBasicBlock::iterator mii = mbbi->begin(),
|
|
|
|
mie = mbbi->end(); mii != mie; ++mii) {
|
2004-09-30 16:10:45 +00:00
|
|
|
O << getInstructionIndex(mii) << '\t' << *mii;
|
2004-09-30 15:59:17 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2006-11-16 02:41:50 +00:00
|
|
|
/// CreateNewLiveInterval - Create a new live interval with the given live
|
|
|
|
/// ranges. The new live interval will have an infinite spill weight.
|
|
|
|
LiveInterval&
|
|
|
|
LiveIntervals::CreateNewLiveInterval(const LiveInterval *LI,
|
|
|
|
const std::vector<LiveRange> &LRs) {
|
|
|
|
const TargetRegisterClass *RC = mf_->getSSARegMap()->getRegClass(LI->reg);
|
|
|
|
|
|
|
|
// Create a new virtual register for the spill interval.
|
|
|
|
unsigned NewVReg = mf_->getSSARegMap()->createVirtualRegister(RC);
|
|
|
|
|
|
|
|
// Replace the old virtual registers in the machine operands with the shiny
|
|
|
|
// new one.
|
|
|
|
for (std::vector<LiveRange>::const_iterator
|
|
|
|
I = LRs.begin(), E = LRs.end(); I != E; ++I) {
|
|
|
|
unsigned Index = getBaseIndex(I->start);
|
|
|
|
unsigned End = getBaseIndex(I->end - 1) + InstrSlots::NUM;
|
|
|
|
|
|
|
|
for (; Index != End; Index += InstrSlots::NUM) {
|
|
|
|
// Skip deleted instructions
|
|
|
|
while (Index != End && !getInstructionFromIndex(Index))
|
|
|
|
Index += InstrSlots::NUM;
|
|
|
|
|
|
|
|
if (Index == End) break;
|
|
|
|
|
|
|
|
MachineInstr *MI = getInstructionFromIndex(Index);
|
|
|
|
|
2006-11-16 07:35:18 +00:00
|
|
|
for (unsigned J = 0, e = MI->getNumOperands(); J != e; ++J) {
|
2006-11-16 02:41:50 +00:00
|
|
|
MachineOperand &MOp = MI->getOperand(J);
|
|
|
|
if (MOp.isRegister() && rep(MOp.getReg()) == LI->reg)
|
|
|
|
MOp.setReg(NewVReg);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
LiveInterval &NewLI = getOrCreateInterval(NewVReg);
|
|
|
|
|
|
|
|
// The spill weight is now infinity as it cannot be spilled again
|
|
|
|
NewLI.weight = float(HUGE_VAL);
|
|
|
|
|
|
|
|
for (std::vector<LiveRange>::const_iterator
|
|
|
|
I = LRs.begin(), E = LRs.end(); I != E; ++I) {
|
2006-11-29 00:39:47 +00:00
|
|
|
DOUT << " Adding live range " << *I << " to new interval\n";
|
2006-11-16 02:41:50 +00:00
|
|
|
NewLI.addRange(*I);
|
|
|
|
}
|
|
|
|
|
2006-11-29 00:39:47 +00:00
|
|
|
DOUT << "Created new live interval " << NewLI << "\n";
|
2006-11-16 02:41:50 +00:00
|
|
|
return NewLI;
|
|
|
|
}
|
|
|
|
|
2004-09-30 15:59:17 +00:00
|
|
|
std::vector<LiveInterval*> LiveIntervals::
|
|
|
|
addIntervalsForSpills(const LiveInterval &li, VirtRegMap &vrm, int slot) {
|
2004-08-27 18:59:22 +00:00
|
|
|
// since this is called after the analysis is done we don't know if
|
|
|
|
// LiveVariables is available
|
|
|
|
lv_ = getAnalysisToUpdate<LiveVariables>();
|
|
|
|
|
2004-08-04 09:46:26 +00:00
|
|
|
std::vector<LiveInterval*> added;
|
|
|
|
|
2006-11-07 12:25:45 +00:00
|
|
|
assert(li.weight != HUGE_VALF &&
|
2004-08-04 09:46:26 +00:00
|
|
|
"attempt to spill already spilled interval!");
|
|
|
|
|
2006-11-29 00:39:47 +00:00
|
|
|
DOUT << "\t\t\t\tadding intervals for spills for interval: ";
|
|
|
|
li.print(DOUT, mri_);
|
|
|
|
DOUT << '\n';
|
2004-08-04 09:46:26 +00:00
|
|
|
|
|
|
|
const TargetRegisterClass* rc = mf_->getSSARegMap()->getRegClass(li.reg);
|
|
|
|
|
|
|
|
for (LiveInterval::Ranges::const_iterator
|
|
|
|
i = li.ranges.begin(), e = li.ranges.end(); i != e; ++i) {
|
|
|
|
unsigned index = getBaseIndex(i->start);
|
|
|
|
unsigned end = getBaseIndex(i->end-1) + InstrSlots::NUM;
|
|
|
|
for (; index != end; index += InstrSlots::NUM) {
|
|
|
|
// skip deleted instructions
|
|
|
|
while (index != end && !getInstructionFromIndex(index))
|
|
|
|
index += InstrSlots::NUM;
|
|
|
|
if (index == end) break;
|
|
|
|
|
2006-01-03 07:41:37 +00:00
|
|
|
MachineInstr *MI = getInstructionFromIndex(index);
|
2004-08-04 09:46:26 +00:00
|
|
|
|
2006-09-05 02:12:02 +00:00
|
|
|
RestartInstruction:
|
2006-01-03 07:41:37 +00:00
|
|
|
for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
|
|
|
|
MachineOperand& mop = MI->getOperand(i);
|
2004-08-04 09:46:26 +00:00
|
|
|
if (mop.isRegister() && mop.getReg() == li.reg) {
|
2006-09-05 02:12:02 +00:00
|
|
|
if (MachineInstr *fmi = mri_->foldMemoryOperand(MI, i, slot)) {
|
2005-09-09 19:17:47 +00:00
|
|
|
// Attempt to fold the memory reference into the instruction. If we
|
|
|
|
// can do this, we don't need to insert spill code.
|
2004-08-27 18:59:22 +00:00
|
|
|
if (lv_)
|
2006-01-03 07:41:37 +00:00
|
|
|
lv_->instructionChanged(MI, fmi);
|
2006-04-30 08:41:47 +00:00
|
|
|
MachineBasicBlock &MBB = *MI->getParent();
|
2006-05-01 21:16:03 +00:00
|
|
|
vrm.virtFolded(li.reg, MI, i, fmi);
|
2006-01-03 07:41:37 +00:00
|
|
|
mi2iMap_.erase(MI);
|
2004-08-04 09:46:26 +00:00
|
|
|
i2miMap_[index/InstrSlots::NUM] = fmi;
|
|
|
|
mi2iMap_[fmi] = index;
|
2006-01-03 07:41:37 +00:00
|
|
|
MI = MBB.insert(MBB.erase(MI), fmi);
|
2004-08-04 09:46:26 +00:00
|
|
|
++numFolded;
|
2004-09-30 16:10:45 +00:00
|
|
|
// Folding the load/store can completely change the instruction in
|
|
|
|
// unpredictable ways, rescan it from the beginning.
|
2006-09-05 02:12:02 +00:00
|
|
|
goto RestartInstruction;
|
2004-09-30 16:10:45 +00:00
|
|
|
} else {
|
2006-09-05 02:12:02 +00:00
|
|
|
// Create a new virtual register for the spill interval.
|
|
|
|
unsigned NewVReg = mf_->getSSARegMap()->createVirtualRegister(rc);
|
|
|
|
|
|
|
|
// Scan all of the operands of this instruction rewriting operands
|
|
|
|
// to use NewVReg instead of li.reg as appropriate. We do this for
|
|
|
|
// two reasons:
|
2004-08-04 09:46:26 +00:00
|
|
|
//
|
2006-09-05 02:12:02 +00:00
|
|
|
// 1. If the instr reads the same spilled vreg multiple times, we
|
|
|
|
// want to reuse the NewVReg.
|
|
|
|
// 2. If the instr is a two-addr instruction, we are required to
|
|
|
|
// keep the src/dst regs pinned.
|
|
|
|
//
|
|
|
|
// Keep track of whether we replace a use and/or def so that we can
|
|
|
|
// create the spill interval with the appropriate range.
|
|
|
|
mop.setReg(NewVReg);
|
|
|
|
|
|
|
|
bool HasUse = mop.isUse();
|
|
|
|
bool HasDef = mop.isDef();
|
|
|
|
for (unsigned j = i+1, e = MI->getNumOperands(); j != e; ++j) {
|
|
|
|
if (MI->getOperand(j).isReg() &&
|
|
|
|
MI->getOperand(j).getReg() == li.reg) {
|
|
|
|
MI->getOperand(j).setReg(NewVReg);
|
|
|
|
HasUse |= MI->getOperand(j).isUse();
|
|
|
|
HasDef |= MI->getOperand(j).isDef();
|
|
|
|
}
|
|
|
|
}
|
2004-08-04 09:46:26 +00:00
|
|
|
|
|
|
|
// create a new register for this spill
|
|
|
|
vrm.grow();
|
2006-09-05 02:12:02 +00:00
|
|
|
vrm.assignVirt2StackSlot(NewVReg, slot);
|
|
|
|
LiveInterval &nI = getOrCreateInterval(NewVReg);
|
2004-08-04 09:46:26 +00:00
|
|
|
assert(nI.empty());
|
2004-09-30 15:59:17 +00:00
|
|
|
|
2004-08-04 09:46:26 +00:00
|
|
|
// the spill weight is now infinity as it
|
|
|
|
// cannot be spilled again
|
2006-11-07 12:25:45 +00:00
|
|
|
nI.weight = HUGE_VALF;
|
2006-09-05 02:12:02 +00:00
|
|
|
|
|
|
|
if (HasUse) {
|
|
|
|
LiveRange LR(getLoadIndex(index), getUseIndex(index),
|
|
|
|
nI.getNextValue(~0U, 0));
|
2006-11-29 00:39:47 +00:00
|
|
|
DOUT << " +" << LR;
|
2006-09-05 02:12:02 +00:00
|
|
|
nI.addRange(LR);
|
|
|
|
}
|
|
|
|
if (HasDef) {
|
|
|
|
LiveRange LR(getDefIndex(index), getStoreIndex(index),
|
|
|
|
nI.getNextValue(~0U, 0));
|
2006-11-29 00:39:47 +00:00
|
|
|
DOUT << " +" << LR;
|
2006-09-05 02:12:02 +00:00
|
|
|
nI.addRange(LR);
|
|
|
|
}
|
|
|
|
|
2004-08-04 09:46:26 +00:00
|
|
|
added.push_back(&nI);
|
2004-09-30 15:59:17 +00:00
|
|
|
|
2004-08-27 18:59:22 +00:00
|
|
|
// update live variables if it is available
|
|
|
|
if (lv_)
|
2006-09-05 02:12:02 +00:00
|
|
|
lv_->addVirtualRegisterKilled(NewVReg, MI);
|
2005-09-09 19:17:47 +00:00
|
|
|
|
2006-11-29 00:39:47 +00:00
|
|
|
DOUT << "\t\t\t\tadded new interval: ";
|
|
|
|
nI.print(DOUT, mri_);
|
|
|
|
DOUT << '\n';
|
2004-08-04 09:46:26 +00:00
|
|
|
}
|
2004-02-15 10:24:21 +00:00
|
|
|
}
|
2004-08-04 09:46:26 +00:00
|
|
|
}
|
2004-02-15 10:24:21 +00:00
|
|
|
}
|
2004-08-04 09:46:26 +00:00
|
|
|
}
|
2004-05-30 07:24:39 +00:00
|
|
|
|
2004-08-04 09:46:26 +00:00
|
|
|
return added;
|
2004-02-15 10:24:21 +00:00
|
|
|
}
|
|
|
|
|
2006-08-22 18:19:46 +00:00
|
|
|
void LiveIntervals::printRegName(unsigned reg) const {
|
2004-08-04 09:46:26 +00:00
|
|
|
if (MRegisterInfo::isPhysicalRegister(reg))
|
2006-12-07 01:30:32 +00:00
|
|
|
cerr << mri_->getName(reg);
|
2004-08-04 09:46:26 +00:00
|
|
|
else
|
2006-12-07 01:30:32 +00:00
|
|
|
cerr << "%reg" << reg;
|
2003-11-20 03:32:25 +00:00
|
|
|
}
|
|
|
|
|
2006-11-03 03:04:46 +00:00
|
|
|
/// isReDefinedByTwoAddr - Returns true if the Reg re-definition is due to
|
|
|
|
/// two addr elimination.
|
|
|
|
static bool isReDefinedByTwoAddr(MachineInstr *MI, unsigned Reg,
|
|
|
|
const TargetInstrInfo *TII) {
|
|
|
|
for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
|
|
|
|
MachineOperand &MO1 = MI->getOperand(i);
|
|
|
|
if (MO1.isRegister() && MO1.isDef() && MO1.getReg() == Reg) {
|
|
|
|
for (unsigned j = i+1; j < e; ++j) {
|
|
|
|
MachineOperand &MO2 = MI->getOperand(j);
|
|
|
|
if (MO2.isRegister() && MO2.isUse() && MO2.getReg() == Reg &&
|
2006-12-07 01:21:59 +00:00
|
|
|
MI->getInstrDescriptor()->
|
|
|
|
getOperandConstraint(j, TOI::TIED_TO) == (int)i)
|
2006-11-03 03:04:46 +00:00
|
|
|
return true;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
|
2006-08-22 18:19:46 +00:00
|
|
|
void LiveIntervals::handleVirtualRegisterDef(MachineBasicBlock *mbb,
|
2003-11-20 03:32:25 +00:00
|
|
|
MachineBasicBlock::iterator mi,
|
2006-09-03 08:07:11 +00:00
|
|
|
unsigned MIIdx,
|
2006-08-22 18:19:46 +00:00
|
|
|
LiveInterval &interval) {
|
2006-11-29 00:39:47 +00:00
|
|
|
DOUT << "\t\tregister: "; DEBUG(printRegName(interval.reg));
|
2004-08-04 09:46:26 +00:00
|
|
|
LiveVariables::VarInfo& vi = lv_->getVarInfo(interval.reg);
|
|
|
|
|
2004-08-04 09:46:56 +00:00
|
|
|
// Virtual registers may be defined multiple times (due to phi
|
|
|
|
// elimination and 2-addr elimination). Much of what we do only has to be
|
|
|
|
// done once for the vreg. We use an empty interval to detect the first
|
2004-08-04 09:46:26 +00:00
|
|
|
// time we see a vreg.
|
|
|
|
if (interval.empty()) {
|
|
|
|
// Get the Idx of the defining instructions.
|
2006-09-03 08:07:11 +00:00
|
|
|
unsigned defIndex = getDefIndex(MIIdx);
|
2004-08-04 09:46:26 +00:00
|
|
|
|
2006-08-31 05:54:43 +00:00
|
|
|
unsigned ValNum;
|
|
|
|
unsigned SrcReg, DstReg;
|
|
|
|
if (!tii_->isMoveInstr(*mi, SrcReg, DstReg))
|
|
|
|
ValNum = interval.getNextValue(~0U, 0);
|
|
|
|
else
|
|
|
|
ValNum = interval.getNextValue(defIndex, SrcReg);
|
|
|
|
|
2004-08-04 09:46:26 +00:00
|
|
|
assert(ValNum == 0 && "First value in interval is not 0?");
|
|
|
|
ValNum = 0; // Clue in the optimizer.
|
|
|
|
|
|
|
|
// Loop over all of the blocks that the vreg is defined in. There are
|
|
|
|
// two cases we have to handle here. The most common case is a vreg
|
|
|
|
// whose lifetime is contained within a basic block. In this case there
|
|
|
|
// will be a single kill, in MBB, which comes after the definition.
|
|
|
|
if (vi.Kills.size() == 1 && vi.Kills[0]->getParent() == mbb) {
|
|
|
|
// FIXME: what about dead vars?
|
|
|
|
unsigned killIdx;
|
|
|
|
if (vi.Kills[0] != mi)
|
|
|
|
killIdx = getUseIndex(getInstructionIndex(vi.Kills[0]))+1;
|
|
|
|
else
|
|
|
|
killIdx = defIndex+1;
|
|
|
|
|
|
|
|
// If the kill happens after the definition, we have an intra-block
|
|
|
|
// live range.
|
|
|
|
if (killIdx > defIndex) {
|
2007-02-15 05:59:24 +00:00
|
|
|
assert(vi.AliveBlocks.none() &&
|
2004-08-04 09:46:26 +00:00
|
|
|
"Shouldn't be alive across any blocks!");
|
|
|
|
LiveRange LR(defIndex, killIdx, ValNum);
|
|
|
|
interval.addRange(LR);
|
2006-11-29 00:39:47 +00:00
|
|
|
DOUT << " +" << LR << "\n";
|
2004-08-04 09:46:26 +00:00
|
|
|
return;
|
|
|
|
}
|
|
|
|
}
|
2004-07-19 02:15:56 +00:00
|
|
|
|
2004-08-04 09:46:26 +00:00
|
|
|
// The other case we handle is when a virtual register lives to the end
|
|
|
|
// of the defining block, potentially live across some blocks, then is
|
|
|
|
// live into some number of blocks, but gets killed. Start by adding a
|
|
|
|
// range that goes from this definition to the end of the defining block.
|
2004-08-31 17:39:15 +00:00
|
|
|
LiveRange NewLR(defIndex,
|
|
|
|
getInstructionIndex(&mbb->back()) + InstrSlots::NUM,
|
|
|
|
ValNum);
|
2006-11-29 00:39:47 +00:00
|
|
|
DOUT << " +" << NewLR;
|
2004-08-04 09:46:26 +00:00
|
|
|
interval.addRange(NewLR);
|
|
|
|
|
|
|
|
// Iterate over all of the blocks that the variable is completely
|
|
|
|
// live in, adding [insrtIndex(begin), instrIndex(end)+4) to the
|
|
|
|
// live interval.
|
|
|
|
for (unsigned i = 0, e = vi.AliveBlocks.size(); i != e; ++i) {
|
|
|
|
if (vi.AliveBlocks[i]) {
|
2006-09-15 03:57:23 +00:00
|
|
|
MachineBasicBlock *MBB = mf_->getBlockNumbered(i);
|
|
|
|
if (!MBB->empty()) {
|
|
|
|
LiveRange LR(getMBBStartIdx(i),
|
|
|
|
getInstructionIndex(&MBB->back()) + InstrSlots::NUM,
|
2004-08-04 09:46:26 +00:00
|
|
|
ValNum);
|
|
|
|
interval.addRange(LR);
|
2006-11-29 00:39:47 +00:00
|
|
|
DOUT << " +" << LR;
|
2004-08-04 09:46:26 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
// Finally, this virtual register is live from the start of any killing
|
|
|
|
// block to the 'use' slot of the killing instruction.
|
|
|
|
for (unsigned i = 0, e = vi.Kills.size(); i != e; ++i) {
|
|
|
|
MachineInstr *Kill = vi.Kills[i];
|
2006-09-15 03:57:23 +00:00
|
|
|
LiveRange LR(getMBBStartIdx(Kill->getParent()),
|
2004-08-31 17:39:15 +00:00
|
|
|
getUseIndex(getInstructionIndex(Kill))+1,
|
|
|
|
ValNum);
|
2004-08-04 09:46:26 +00:00
|
|
|
interval.addRange(LR);
|
2006-11-29 00:39:47 +00:00
|
|
|
DOUT << " +" << LR;
|
2004-08-04 09:46:26 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
} else {
|
|
|
|
// If this is the second time we see a virtual register definition, it
|
|
|
|
// must be due to phi elimination or two addr elimination. If this is
|
2006-11-03 03:04:46 +00:00
|
|
|
// the result of two address elimination, then the vreg is one of the
|
|
|
|
// def-and-use register operand.
|
|
|
|
if (isReDefinedByTwoAddr(mi, interval.reg, tii_)) {
|
2004-08-04 09:46:26 +00:00
|
|
|
// If this is a two-address definition, then we have already processed
|
|
|
|
// the live range. The only problem is that we didn't realize there
|
|
|
|
// are actually two values in the live interval. Because of this we
|
|
|
|
// need to take the LiveRegion that defines this register and split it
|
|
|
|
// into two values.
|
|
|
|
unsigned DefIndex = getDefIndex(getInstructionIndex(vi.DefInst));
|
2006-09-03 08:07:11 +00:00
|
|
|
unsigned RedefIndex = getDefIndex(MIIdx);
|
2004-08-04 09:46:26 +00:00
|
|
|
|
|
|
|
// Delete the initial value, which should be short and continuous,
|
2006-08-22 18:19:46 +00:00
|
|
|
// because the 2-addr copy must be in the same MBB as the redef.
|
2004-08-04 09:46:26 +00:00
|
|
|
interval.removeRange(DefIndex, RedefIndex);
|
2004-08-04 09:46:56 +00:00
|
|
|
|
2006-08-22 18:19:46 +00:00
|
|
|
// Two-address vregs should always only be redefined once. This means
|
|
|
|
// that at this point, there should be exactly one value number in it.
|
|
|
|
assert(interval.containsOneValue() && "Unexpected 2-addr liveint!");
|
|
|
|
|
2006-08-31 05:54:43 +00:00
|
|
|
// The new value number (#1) is defined by the instruction we claimed
|
|
|
|
// defined value #0.
|
|
|
|
unsigned ValNo = interval.getNextValue(0, 0);
|
|
|
|
interval.setValueNumberInfo(1, interval.getValNumInfo(0));
|
2006-08-22 18:19:46 +00:00
|
|
|
|
2006-08-31 05:54:43 +00:00
|
|
|
// Value#0 is now defined by the 2-addr instruction.
|
|
|
|
interval.setValueNumberInfo(0, std::make_pair(~0U, 0U));
|
2006-08-22 18:19:46 +00:00
|
|
|
|
|
|
|
// Add the new live interval which replaces the range for the input copy.
|
|
|
|
LiveRange LR(DefIndex, RedefIndex, ValNo);
|
2006-11-29 00:39:47 +00:00
|
|
|
DOUT << " replace range with " << LR;
|
2004-08-04 09:46:26 +00:00
|
|
|
interval.addRange(LR);
|
|
|
|
|
|
|
|
// If this redefinition is dead, we need to add a dummy unit live
|
|
|
|
// range covering the def slot.
|
2005-08-23 22:51:41 +00:00
|
|
|
if (lv_->RegisterDefIsDead(mi, interval.reg))
|
|
|
|
interval.addRange(LiveRange(RedefIndex, RedefIndex+1, 0));
|
2004-08-04 09:46:26 +00:00
|
|
|
|
2006-11-29 00:39:47 +00:00
|
|
|
DOUT << "RESULT: ";
|
|
|
|
interval.print(DOUT, mri_);
|
2004-08-04 09:46:26 +00:00
|
|
|
|
|
|
|
} else {
|
|
|
|
// Otherwise, this must be because of phi elimination. If this is the
|
|
|
|
// first redefinition of the vreg that we have seen, go back and change
|
|
|
|
// the live range in the PHI block to be a different value number.
|
|
|
|
if (interval.containsOneValue()) {
|
|
|
|
assert(vi.Kills.size() == 1 &&
|
|
|
|
"PHI elimination vreg should have one kill, the PHI itself!");
|
|
|
|
|
|
|
|
// Remove the old range that we now know has an incorrect number.
|
|
|
|
MachineInstr *Killer = vi.Kills[0];
|
2006-09-15 03:57:23 +00:00
|
|
|
unsigned Start = getMBBStartIdx(Killer->getParent());
|
2004-08-04 09:46:26 +00:00
|
|
|
unsigned End = getUseIndex(getInstructionIndex(Killer))+1;
|
2006-11-29 00:39:47 +00:00
|
|
|
DOUT << "Removing [" << Start << "," << End << "] from: ";
|
|
|
|
interval.print(DOUT, mri_); DOUT << "\n";
|
2004-08-04 09:46:26 +00:00
|
|
|
interval.removeRange(Start, End);
|
2006-11-29 00:39:47 +00:00
|
|
|
DOUT << "RESULT: "; interval.print(DOUT, mri_);
|
2004-08-04 09:46:26 +00:00
|
|
|
|
2006-08-22 18:19:46 +00:00
|
|
|
// Replace the interval with one of a NEW value number. Note that this
|
|
|
|
// value number isn't actually defined by an instruction, weird huh? :)
|
2006-08-31 05:54:43 +00:00
|
|
|
LiveRange LR(Start, End, interval.getNextValue(~0U, 0));
|
2006-11-29 00:39:47 +00:00
|
|
|
DOUT << " replace range with " << LR;
|
2004-08-04 09:46:26 +00:00
|
|
|
interval.addRange(LR);
|
2006-11-29 00:39:47 +00:00
|
|
|
DOUT << "RESULT: "; interval.print(DOUT, mri_);
|
2004-08-04 09:46:26 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
// In the case of PHI elimination, each variable definition is only
|
|
|
|
// live until the end of the block. We've already taken care of the
|
|
|
|
// rest of the live range.
|
2006-09-03 08:07:11 +00:00
|
|
|
unsigned defIndex = getDefIndex(MIIdx);
|
2006-08-31 05:54:43 +00:00
|
|
|
|
|
|
|
unsigned ValNum;
|
|
|
|
unsigned SrcReg, DstReg;
|
|
|
|
if (!tii_->isMoveInstr(*mi, SrcReg, DstReg))
|
|
|
|
ValNum = interval.getNextValue(~0U, 0);
|
|
|
|
else
|
|
|
|
ValNum = interval.getNextValue(defIndex, SrcReg);
|
|
|
|
|
2004-08-04 09:46:56 +00:00
|
|
|
LiveRange LR(defIndex,
|
2006-08-31 05:54:43 +00:00
|
|
|
getInstructionIndex(&mbb->back()) + InstrSlots::NUM, ValNum);
|
2004-08-04 09:46:26 +00:00
|
|
|
interval.addRange(LR);
|
2006-11-29 00:39:47 +00:00
|
|
|
DOUT << " +" << LR;
|
2003-12-18 08:48:48 +00:00
|
|
|
}
|
2004-08-04 09:46:26 +00:00
|
|
|
}
|
2003-11-20 03:32:25 +00:00
|
|
|
|
2006-11-29 00:39:47 +00:00
|
|
|
DOUT << '\n';
|
2003-11-20 03:32:25 +00:00
|
|
|
}
|
|
|
|
|
2004-07-23 21:24:19 +00:00
|
|
|
void LiveIntervals::handlePhysicalRegisterDef(MachineBasicBlock *MBB,
|
2003-11-20 03:32:25 +00:00
|
|
|
MachineBasicBlock::iterator mi,
|
2006-09-03 08:07:11 +00:00
|
|
|
unsigned MIIdx,
|
2006-08-31 05:54:43 +00:00
|
|
|
LiveInterval &interval,
|
|
|
|
unsigned SrcReg) {
|
2004-08-04 09:46:26 +00:00
|
|
|
// A physical register cannot be live across basic block, so its
|
|
|
|
// lifetime must end somewhere in its defining basic block.
|
2006-11-29 00:39:47 +00:00
|
|
|
DOUT << "\t\tregister: "; DEBUG(printRegName(interval.reg));
|
2004-08-04 09:46:26 +00:00
|
|
|
|
2006-09-03 08:07:11 +00:00
|
|
|
unsigned baseIndex = MIIdx;
|
2004-08-04 09:46:26 +00:00
|
|
|
unsigned start = getDefIndex(baseIndex);
|
|
|
|
unsigned end = start;
|
|
|
|
|
|
|
|
// If it is not used after definition, it is considered dead at
|
|
|
|
// the instruction defining it. Hence its interval is:
|
|
|
|
// [defSlot(def), defSlot(def)+1)
|
2005-08-23 22:51:41 +00:00
|
|
|
if (lv_->RegisterDefIsDead(mi, interval.reg)) {
|
2006-11-29 00:39:47 +00:00
|
|
|
DOUT << " dead";
|
2005-08-23 22:51:41 +00:00
|
|
|
end = getDefIndex(start) + 1;
|
|
|
|
goto exit;
|
2004-08-04 09:46:26 +00:00
|
|
|
}
|
2003-11-20 03:32:25 +00:00
|
|
|
|
2004-08-04 09:46:26 +00:00
|
|
|
// If it is not dead on definition, it must be killed by a
|
|
|
|
// subsequent instruction. Hence its interval is:
|
|
|
|
// [defSlot(def), useSlot(kill)+1)
|
2005-09-02 00:20:32 +00:00
|
|
|
while (++mi != MBB->end()) {
|
2004-08-04 09:46:26 +00:00
|
|
|
baseIndex += InstrSlots::NUM;
|
2005-08-23 22:51:41 +00:00
|
|
|
if (lv_->KillsRegister(mi, interval.reg)) {
|
2006-11-29 00:39:47 +00:00
|
|
|
DOUT << " killed";
|
2005-08-23 22:51:41 +00:00
|
|
|
end = getUseIndex(baseIndex) + 1;
|
|
|
|
goto exit;
|
2006-11-15 20:54:11 +00:00
|
|
|
} else if (lv_->ModifiesRegister(mi, interval.reg)) {
|
|
|
|
// Another instruction redefines the register before it is ever read.
|
|
|
|
// Then the register is essentially dead at the instruction that defines
|
|
|
|
// it. Hence its interval is:
|
|
|
|
// [defSlot(def), defSlot(def)+1)
|
2006-11-29 00:39:47 +00:00
|
|
|
DOUT << " dead";
|
2006-11-15 20:54:11 +00:00
|
|
|
end = getDefIndex(start) + 1;
|
|
|
|
goto exit;
|
2004-07-23 21:24:19 +00:00
|
|
|
}
|
2004-08-04 09:46:26 +00:00
|
|
|
}
|
2005-09-02 00:20:32 +00:00
|
|
|
|
|
|
|
// The only case we should have a dead physreg here without a killing or
|
|
|
|
// instruction where we know it's dead is if it is live-in to the function
|
|
|
|
// and never used.
|
2006-08-31 05:54:43 +00:00
|
|
|
assert(!SrcReg && "physreg was not killed in defining block!");
|
2005-09-02 00:20:32 +00:00
|
|
|
end = getDefIndex(start) + 1; // It's dead.
|
2004-01-31 23:13:30 +00:00
|
|
|
|
2003-11-20 03:32:25 +00:00
|
|
|
exit:
|
2004-08-04 09:46:26 +00:00
|
|
|
assert(start < end && "did not find end of interval?");
|
Allow the live interval analysis pass to be a bit more aggressive about
numbering values in live ranges for physical registers.
The alpha backend currently generates code that looks like this:
vreg = preg
...
preg = vreg
use preg
...
preg = vreg
use preg
etc. Because vreg contains the value of preg coming in, each of the
copies back into preg contain that initial value as well.
In the case of the Alpha, this allows this testcase:
void "foo"(int %blah) {
store int 5, int *%MyVar
store int 12, int* %MyVar2
ret void
}
to compile to:
foo:
ldgp $29, 0($27)
ldiq $0,5
stl $0,MyVar
ldiq $0,12
stl $0,MyVar2
ret $31,($26),1
instead of:
foo:
ldgp $29, 0($27)
bis $29,$29,$0
ldiq $1,5
bis $0,$0,$29
stl $1,MyVar
ldiq $1,12
bis $0,$0,$29
stl $1,MyVar2
ret $31,($26),1
This does not seem to have any noticable effect on X86 code.
This fixes PR535.
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@20536 91177308-0d34-0410-b5e6-96231b3b80d8
2005-03-09 23:05:19 +00:00
|
|
|
|
2006-08-31 05:54:43 +00:00
|
|
|
LiveRange LR(start, end, interval.getNextValue(SrcReg != 0 ? start : ~0U,
|
|
|
|
SrcReg));
|
2004-08-04 09:46:26 +00:00
|
|
|
interval.addRange(LR);
|
2006-11-29 00:39:47 +00:00
|
|
|
DOUT << " +" << LR << '\n';
|
2003-11-20 03:32:25 +00:00
|
|
|
}
|
|
|
|
|
2004-07-23 21:24:19 +00:00
|
|
|
void LiveIntervals::handleRegisterDef(MachineBasicBlock *MBB,
|
|
|
|
MachineBasicBlock::iterator MI,
|
2006-09-03 08:07:11 +00:00
|
|
|
unsigned MIIdx,
|
2004-07-23 21:24:19 +00:00
|
|
|
unsigned reg) {
|
|
|
|
if (MRegisterInfo::isVirtualRegister(reg))
|
2006-09-03 08:07:11 +00:00
|
|
|
handleVirtualRegisterDef(MBB, MI, MIIdx, getOrCreateInterval(reg));
|
2004-08-26 22:22:38 +00:00
|
|
|
else if (allocatableRegs_[reg]) {
|
2006-08-31 05:54:43 +00:00
|
|
|
unsigned SrcReg, DstReg;
|
|
|
|
if (!tii_->isMoveInstr(*MI, SrcReg, DstReg))
|
|
|
|
SrcReg = 0;
|
2006-09-03 08:07:11 +00:00
|
|
|
handlePhysicalRegisterDef(MBB, MI, MIIdx, getOrCreateInterval(reg), SrcReg);
|
2004-07-23 21:24:19 +00:00
|
|
|
for (const unsigned* AS = mri_->getAliasSet(reg); *AS; ++AS)
|
2006-09-03 08:07:11 +00:00
|
|
|
handlePhysicalRegisterDef(MBB, MI, MIIdx, getOrCreateInterval(*AS), 0);
|
2004-07-23 21:24:19 +00:00
|
|
|
}
|
2004-01-31 14:37:41 +00:00
|
|
|
}
|
|
|
|
|
2007-02-19 21:49:54 +00:00
|
|
|
void LiveIntervals::handleLiveInRegister(MachineBasicBlock *MBB,
|
|
|
|
LiveInterval &interval) {
|
|
|
|
DOUT << "\t\tlivein register: "; DEBUG(printRegName(interval.reg));
|
|
|
|
|
|
|
|
// Look for kills, if it reaches a def before it's killed, then it shouldn't
|
|
|
|
// be considered a livein.
|
|
|
|
MachineBasicBlock::iterator mi = MBB->begin();
|
|
|
|
unsigned baseIndex = 0;
|
|
|
|
unsigned start = 0;
|
|
|
|
unsigned end = start;
|
|
|
|
while (mi != MBB->end()) {
|
|
|
|
if (lv_->KillsRegister(mi, interval.reg)) {
|
|
|
|
DOUT << " killed";
|
|
|
|
end = getUseIndex(baseIndex) + 1;
|
|
|
|
goto exit;
|
|
|
|
} else if (lv_->ModifiesRegister(mi, interval.reg)) {
|
|
|
|
// Another instruction redefines the register before it is ever read.
|
|
|
|
// Then the register is essentially dead at the instruction that defines
|
|
|
|
// it. Hence its interval is:
|
|
|
|
// [defSlot(def), defSlot(def)+1)
|
|
|
|
DOUT << " dead";
|
|
|
|
end = getDefIndex(start) + 1;
|
|
|
|
goto exit;
|
|
|
|
}
|
|
|
|
|
|
|
|
baseIndex += InstrSlots::NUM;
|
|
|
|
++mi;
|
|
|
|
}
|
|
|
|
|
|
|
|
exit:
|
|
|
|
assert(start < end && "did not find end of interval?");
|
|
|
|
|
|
|
|
LiveRange LR(start, end, interval.getNextValue(~0U, 0));
|
|
|
|
interval.addRange(LR);
|
|
|
|
DOUT << " +" << LR << '\n';
|
|
|
|
}
|
|
|
|
|
2003-11-20 03:32:25 +00:00
|
|
|
/// computeIntervals - computes the live intervals for virtual
|
2004-01-31 14:37:41 +00:00
|
|
|
/// registers. for some ordering of the machine instructions [1,N] a
|
2004-01-31 19:59:32 +00:00
|
|
|
/// live interval is an interval [i, j) where 1 <= i <= j < N for
|
2003-11-20 03:32:25 +00:00
|
|
|
/// which a variable is live
|
2006-08-24 22:43:55 +00:00
|
|
|
void LiveIntervals::computeIntervals() {
|
2006-11-29 00:39:47 +00:00
|
|
|
DOUT << "********** COMPUTING LIVE INTERVALS **********\n"
|
|
|
|
<< "********** Function: "
|
|
|
|
<< ((Value*)mf_->getFunction())->getName() << '\n';
|
2006-09-03 08:07:11 +00:00
|
|
|
// Track the index of the current machine instr.
|
|
|
|
unsigned MIIndex = 0;
|
2006-09-15 03:57:23 +00:00
|
|
|
for (MachineFunction::iterator MBBI = mf_->begin(), E = mf_->end();
|
|
|
|
MBBI != E; ++MBBI) {
|
|
|
|
MachineBasicBlock *MBB = MBBI;
|
2006-11-29 00:39:47 +00:00
|
|
|
DOUT << ((Value*)MBB->getBasicBlock())->getName() << ":\n";
|
2004-08-04 09:46:26 +00:00
|
|
|
|
2006-09-15 03:57:23 +00:00
|
|
|
MachineBasicBlock::iterator MI = MBB->begin(), miEnd = MBB->end();
|
2007-02-13 01:30:55 +00:00
|
|
|
|
|
|
|
if (MBB->livein_begin() != MBB->livein_end()) {
|
2007-02-19 21:49:54 +00:00
|
|
|
// Create intervals for live-ins to this BB first.
|
|
|
|
for (MachineBasicBlock::const_livein_iterator LI = MBB->livein_begin(),
|
2007-02-13 01:30:55 +00:00
|
|
|
LE = MBB->livein_end(); LI != LE; ++LI) {
|
2007-02-19 21:49:54 +00:00
|
|
|
handleLiveInRegister(MBB, getOrCreateInterval(*LI));
|
2007-02-13 01:30:55 +00:00
|
|
|
for (const unsigned* AS = mri_->getAliasSet(*LI); *AS; ++AS)
|
2007-02-19 21:49:54 +00:00
|
|
|
handleLiveInRegister(MBB, getOrCreateInterval(*AS));
|
2007-02-13 01:30:55 +00:00
|
|
|
}
|
2006-09-04 18:27:40 +00:00
|
|
|
}
|
|
|
|
|
2006-09-15 03:57:23 +00:00
|
|
|
for (; MI != miEnd; ++MI) {
|
2006-11-29 00:39:47 +00:00
|
|
|
DOUT << MIIndex << "\t" << *MI;
|
2004-08-04 09:46:26 +00:00
|
|
|
|
2006-11-10 08:43:01 +00:00
|
|
|
// Handle defs.
|
2006-09-15 03:57:23 +00:00
|
|
|
for (int i = MI->getNumOperands() - 1; i >= 0; --i) {
|
|
|
|
MachineOperand &MO = MI->getOperand(i);
|
2004-08-04 09:46:26 +00:00
|
|
|
// handle register defs - build intervals
|
2006-09-15 03:57:23 +00:00
|
|
|
if (MO.isRegister() && MO.getReg() && MO.isDef())
|
|
|
|
handleRegisterDef(MBB, MI, MIIndex, MO.getReg());
|
2004-08-04 09:46:26 +00:00
|
|
|
}
|
2006-09-03 08:07:11 +00:00
|
|
|
|
|
|
|
MIIndex += InstrSlots::NUM;
|
2003-11-20 03:32:25 +00:00
|
|
|
}
|
2004-08-04 09:46:26 +00:00
|
|
|
}
|
2003-11-20 03:32:25 +00:00
|
|
|
}
|
2003-12-05 10:38:28 +00:00
|
|
|
|
2006-08-24 22:43:55 +00:00
|
|
|
/// AdjustCopiesBackFrom - We found a non-trivially-coallescable copy with IntA
|
|
|
|
/// being the source and IntB being the dest, thus this defines a value number
|
|
|
|
/// in IntB. If the source value number (in IntA) is defined by a copy from B,
|
|
|
|
/// see if we can merge these two pieces of B into a single value number,
|
|
|
|
/// eliminating a copy. For example:
|
|
|
|
///
|
|
|
|
/// A3 = B0
|
|
|
|
/// ...
|
|
|
|
/// B1 = A3 <- this copy
|
|
|
|
///
|
|
|
|
/// In this case, B0 can be extended to where the B1 copy lives, allowing the B1
|
|
|
|
/// value number to be replaced with B0 (which simplifies the B liveinterval).
|
|
|
|
///
|
|
|
|
/// This returns true if an interval was modified.
|
|
|
|
///
|
|
|
|
bool LiveIntervals::AdjustCopiesBackFrom(LiveInterval &IntA, LiveInterval &IntB,
|
2006-08-29 23:18:15 +00:00
|
|
|
MachineInstr *CopyMI) {
|
|
|
|
unsigned CopyIdx = getDefIndex(getInstructionIndex(CopyMI));
|
|
|
|
|
2006-08-24 22:43:55 +00:00
|
|
|
// BValNo is a value number in B that is defined by a copy from A. 'B3' in
|
|
|
|
// the example above.
|
|
|
|
LiveInterval::iterator BLR = IntB.FindLiveRangeContaining(CopyIdx);
|
|
|
|
unsigned BValNo = BLR->ValId;
|
|
|
|
|
|
|
|
// Get the location that B is defined at. Two options: either this value has
|
|
|
|
// an unknown definition point or it is defined at CopyIdx. If unknown, we
|
|
|
|
// can't process it.
|
|
|
|
unsigned BValNoDefIdx = IntB.getInstForValNum(BValNo);
|
|
|
|
if (BValNoDefIdx == ~0U) return false;
|
|
|
|
assert(BValNoDefIdx == CopyIdx &&
|
|
|
|
"Copy doesn't define the value?");
|
|
|
|
|
|
|
|
// AValNo is the value number in A that defines the copy, A0 in the example.
|
|
|
|
LiveInterval::iterator AValLR = IntA.FindLiveRangeContaining(CopyIdx-1);
|
|
|
|
unsigned AValNo = AValLR->ValId;
|
2005-10-21 06:49:50 +00:00
|
|
|
|
2006-08-24 22:43:55 +00:00
|
|
|
// If AValNo is defined as a copy from IntB, we can potentially process this.
|
2005-10-21 06:49:50 +00:00
|
|
|
|
2006-08-24 22:43:55 +00:00
|
|
|
// Get the instruction that defines this value number.
|
2006-08-31 05:54:43 +00:00
|
|
|
unsigned SrcReg = IntA.getSrcRegForValNum(AValNo);
|
|
|
|
if (!SrcReg) return false; // Not defined by a copy.
|
2005-10-21 06:49:50 +00:00
|
|
|
|
2006-08-24 22:43:55 +00:00
|
|
|
// If the value number is not defined by a copy instruction, ignore it.
|
2005-10-21 06:49:50 +00:00
|
|
|
|
2006-08-24 22:43:55 +00:00
|
|
|
// If the source register comes from an interval other than IntB, we can't
|
|
|
|
// handle this.
|
|
|
|
if (rep(SrcReg) != IntB.reg) return false;
|
2006-08-31 05:54:43 +00:00
|
|
|
|
2006-08-24 22:43:55 +00:00
|
|
|
// Get the LiveRange in IntB that this value number starts with.
|
2006-08-31 05:54:43 +00:00
|
|
|
unsigned AValNoInstIdx = IntA.getInstForValNum(AValNo);
|
2006-08-24 22:43:55 +00:00
|
|
|
LiveInterval::iterator ValLR = IntB.FindLiveRangeContaining(AValNoInstIdx-1);
|
2005-10-21 06:49:50 +00:00
|
|
|
|
2006-08-24 22:43:55 +00:00
|
|
|
// Make sure that the end of the live range is inside the same block as
|
|
|
|
// CopyMI.
|
|
|
|
MachineInstr *ValLREndInst = getInstructionFromIndex(ValLR->end-1);
|
2006-08-25 23:41:24 +00:00
|
|
|
if (!ValLREndInst ||
|
|
|
|
ValLREndInst->getParent() != CopyMI->getParent()) return false;
|
2006-08-24 22:43:55 +00:00
|
|
|
|
|
|
|
// Okay, we now know that ValLR ends in the same block that the CopyMI
|
|
|
|
// live-range starts. If there are no intervening live ranges between them in
|
|
|
|
// IntB, we can merge them.
|
|
|
|
if (ValLR+1 != BLR) return false;
|
2005-10-21 06:49:50 +00:00
|
|
|
|
2006-11-29 00:39:47 +00:00
|
|
|
DOUT << "\nExtending: "; IntB.print(DOUT, mri_);
|
2006-08-30 23:02:29 +00:00
|
|
|
|
|
|
|
// We are about to delete CopyMI, so need to remove it as the 'instruction
|
|
|
|
// that defines this value #'.
|
2006-08-31 05:54:43 +00:00
|
|
|
IntB.setValueNumberInfo(BValNo, std::make_pair(~0U, 0));
|
2006-08-30 23:02:29 +00:00
|
|
|
|
2006-08-24 22:43:55 +00:00
|
|
|
// Okay, we can merge them. We need to insert a new liverange:
|
|
|
|
// [ValLR.end, BLR.begin) of either value number, then we merge the
|
|
|
|
// two value numbers.
|
2006-08-25 23:41:24 +00:00
|
|
|
unsigned FillerStart = ValLR->end, FillerEnd = BLR->start;
|
|
|
|
IntB.addRange(LiveRange(FillerStart, FillerEnd, BValNo));
|
|
|
|
|
|
|
|
// If the IntB live range is assigned to a physical register, and if that
|
|
|
|
// physreg has aliases,
|
|
|
|
if (MRegisterInfo::isPhysicalRegister(IntB.reg)) {
|
|
|
|
for (const unsigned *AS = mri_->getAliasSet(IntB.reg); *AS; ++AS) {
|
|
|
|
LiveInterval &AliasLI = getInterval(*AS);
|
|
|
|
AliasLI.addRange(LiveRange(FillerStart, FillerEnd,
|
2006-08-31 05:54:43 +00:00
|
|
|
AliasLI.getNextValue(~0U, 0)));
|
2006-08-25 23:41:24 +00:00
|
|
|
}
|
|
|
|
}
|
2006-08-24 22:43:55 +00:00
|
|
|
|
|
|
|
// Okay, merge "B1" into the same value number as "B0".
|
|
|
|
if (BValNo != ValLR->ValId)
|
|
|
|
IntB.MergeValueNumberInto(BValNo, ValLR->ValId);
|
2006-11-29 00:39:47 +00:00
|
|
|
DOUT << " result = "; IntB.print(DOUT, mri_);
|
|
|
|
DOUT << "\n";
|
2006-08-24 22:43:55 +00:00
|
|
|
|
|
|
|
// Finally, delete the copy instruction.
|
|
|
|
RemoveMachineInstrFromMaps(CopyMI);
|
|
|
|
CopyMI->eraseFromParent();
|
|
|
|
++numPeep;
|
2005-10-21 06:49:50 +00:00
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
2006-08-24 22:43:55 +00:00
|
|
|
/// JoinCopy - Attempt to join intervals corresponding to SrcReg/DstReg,
|
|
|
|
/// which are the src/dst of the copy instruction CopyMI. This returns true
|
|
|
|
/// if the copy was successfully coallesced away, or if it is never possible
|
|
|
|
/// to coallesce these this copy, due to register constraints. It returns
|
|
|
|
/// false if it is not currently possible to coallesce this interval, but
|
|
|
|
/// it may be possible if other things get coallesced.
|
|
|
|
bool LiveIntervals::JoinCopy(MachineInstr *CopyMI,
|
|
|
|
unsigned SrcReg, unsigned DstReg) {
|
2006-11-29 00:39:47 +00:00
|
|
|
DOUT << getInstructionIndex(CopyMI) << '\t' << *CopyMI;
|
2007-02-19 21:49:54 +00:00
|
|
|
|
2006-08-24 22:43:55 +00:00
|
|
|
// Get representative registers.
|
2007-02-19 21:49:54 +00:00
|
|
|
unsigned repSrcReg = rep(SrcReg);
|
|
|
|
unsigned repDstReg = rep(DstReg);
|
2006-08-24 22:43:55 +00:00
|
|
|
|
|
|
|
// If they are already joined we continue.
|
2007-02-19 21:49:54 +00:00
|
|
|
if (repSrcReg == repDstReg) {
|
2006-11-29 00:39:47 +00:00
|
|
|
DOUT << "\tCopy already coallesced.\n";
|
2006-08-24 22:43:55 +00:00
|
|
|
return true; // Not coallescable.
|
|
|
|
}
|
|
|
|
|
|
|
|
// If they are both physical registers, we cannot join them.
|
2007-02-19 21:49:54 +00:00
|
|
|
if (MRegisterInfo::isPhysicalRegister(repSrcReg) &&
|
|
|
|
MRegisterInfo::isPhysicalRegister(repDstReg)) {
|
2006-11-29 00:39:47 +00:00
|
|
|
DOUT << "\tCan not coallesce physregs.\n";
|
2006-08-24 22:43:55 +00:00
|
|
|
return true; // Not coallescable.
|
2004-07-24 02:59:07 +00:00
|
|
|
}
|
2006-08-24 22:43:55 +00:00
|
|
|
|
|
|
|
// We only join virtual registers with allocatable physical registers.
|
2007-02-19 21:49:54 +00:00
|
|
|
if (MRegisterInfo::isPhysicalRegister(repSrcReg) &&
|
|
|
|
!allocatableRegs_[repSrcReg]) {
|
2006-11-29 00:39:47 +00:00
|
|
|
DOUT << "\tSrc reg is unallocatable physreg.\n";
|
2006-08-24 22:43:55 +00:00
|
|
|
return true; // Not coallescable.
|
|
|
|
}
|
2007-02-19 21:49:54 +00:00
|
|
|
if (MRegisterInfo::isPhysicalRegister(repDstReg) &&
|
|
|
|
!allocatableRegs_[repDstReg]) {
|
2006-11-29 00:39:47 +00:00
|
|
|
DOUT << "\tDst reg is unallocatable physreg.\n";
|
2006-08-24 22:43:55 +00:00
|
|
|
return true; // Not coallescable.
|
|
|
|
}
|
|
|
|
|
|
|
|
// If they are not of the same register class, we cannot join them.
|
2007-02-19 21:49:54 +00:00
|
|
|
if (differingRegisterClasses(repSrcReg, repDstReg)) {
|
2006-11-29 00:39:47 +00:00
|
|
|
DOUT << "\tSrc/Dest are different register classes.\n";
|
2006-08-24 22:43:55 +00:00
|
|
|
return true; // Not coallescable.
|
|
|
|
}
|
|
|
|
|
2007-02-19 21:49:54 +00:00
|
|
|
LiveInterval &SrcInt = getInterval(repSrcReg);
|
|
|
|
LiveInterval &DestInt = getInterval(repDstReg);
|
|
|
|
assert(SrcInt.reg == repSrcReg && DestInt.reg == repDstReg &&
|
2006-08-24 22:43:55 +00:00
|
|
|
"Register mapping is horribly broken!");
|
|
|
|
|
2006-11-29 00:39:47 +00:00
|
|
|
DOUT << "\t\tInspecting "; SrcInt.print(DOUT, mri_);
|
|
|
|
DOUT << " and "; DestInt.print(DOUT, mri_);
|
|
|
|
DOUT << ": ";
|
2007-02-19 21:49:54 +00:00
|
|
|
|
|
|
|
// Check if it is necessary to propagate "isDead" property before intervals
|
|
|
|
// are joined.
|
|
|
|
MachineOperand *mopd = CopyMI->findRegisterDefOperand(DstReg);
|
|
|
|
bool isDead = mopd->isDead();
|
|
|
|
unsigned SrcStart = 0;
|
|
|
|
unsigned SrcEnd = 0;
|
|
|
|
if (isDead) {
|
|
|
|
unsigned CopyIdx = getDefIndex(getInstructionIndex(CopyMI));
|
|
|
|
LiveInterval::iterator SrcLR = SrcInt.FindLiveRangeContaining(CopyIdx-1);
|
|
|
|
SrcStart = SrcLR->start;
|
|
|
|
SrcEnd = SrcLR->end;
|
|
|
|
if (hasRegisterUse(repSrcReg, SrcStart, SrcEnd))
|
|
|
|
isDead = false;
|
|
|
|
}
|
|
|
|
|
2006-08-29 23:18:15 +00:00
|
|
|
// Okay, attempt to join these two intervals. On failure, this returns false.
|
|
|
|
// Otherwise, if one of the intervals being joined is a physreg, this method
|
|
|
|
// always canonicalizes DestInt to be it. The output "SrcInt" will not have
|
|
|
|
// been modified, so we can use this information below to update aliases.
|
2007-02-19 21:49:54 +00:00
|
|
|
if (JoinIntervals(DestInt, SrcInt)) {
|
|
|
|
if (isDead) {
|
|
|
|
// Result of the copy is dead. Propagate this property.
|
|
|
|
if (SrcStart == 0) {
|
|
|
|
// Live-in to the function but dead. Remove it from MBB live-in set.
|
|
|
|
// JoinIntervals may end up swapping the two intervals.
|
|
|
|
LiveInterval &LiveInInt = (repSrcReg == DestInt.reg) ? DestInt:SrcInt;
|
|
|
|
LiveInInt.removeRange(SrcStart, SrcEnd);
|
|
|
|
MachineBasicBlock *MBB = CopyMI->getParent();
|
|
|
|
MBB->removeLiveIn(SrcReg);
|
|
|
|
} else {
|
|
|
|
MachineInstr *SrcMI = getInstructionFromIndex(SrcStart);
|
|
|
|
if (SrcMI) {
|
|
|
|
// FIXME: SrcMI == NULL means the register is livein to a non-entry
|
|
|
|
// MBB. Remove the range from its live interval?
|
|
|
|
MachineOperand *mops = SrcMI->findRegisterDefOperand(SrcReg);
|
|
|
|
if (mops)
|
|
|
|
// FIXME: mops == NULL means SrcMI defines a subregister?
|
|
|
|
mops->setIsDead();
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
} else {
|
2006-08-29 23:18:15 +00:00
|
|
|
// Coallescing failed.
|
|
|
|
|
|
|
|
// If we can eliminate the copy without merging the live ranges, do so now.
|
|
|
|
if (AdjustCopiesBackFrom(SrcInt, DestInt, CopyMI))
|
|
|
|
return true;
|
2006-08-24 22:43:55 +00:00
|
|
|
|
2006-08-29 23:18:15 +00:00
|
|
|
// Otherwise, we are unable to join the intervals.
|
2006-11-29 00:39:47 +00:00
|
|
|
DOUT << "Interference!\n";
|
2006-08-24 22:43:55 +00:00
|
|
|
return false;
|
|
|
|
}
|
|
|
|
|
2007-02-19 21:49:54 +00:00
|
|
|
bool Swapped = repSrcReg == DestInt.reg;
|
2006-08-26 01:28:16 +00:00
|
|
|
if (Swapped)
|
2007-02-19 21:49:54 +00:00
|
|
|
std::swap(repSrcReg, repDstReg);
|
|
|
|
assert(MRegisterInfo::isVirtualRegister(repSrcReg) &&
|
2006-08-26 01:28:16 +00:00
|
|
|
"LiveInterval::join didn't work right!");
|
|
|
|
|
2006-08-25 23:41:24 +00:00
|
|
|
// If we're about to merge live ranges into a physical register live range,
|
|
|
|
// we have to update any aliased register's live ranges to indicate that they
|
|
|
|
// have clobbered values for this range.
|
2007-02-19 21:49:54 +00:00
|
|
|
if (MRegisterInfo::isPhysicalRegister(repDstReg)) {
|
|
|
|
for (const unsigned *AS = mri_->getAliasSet(repDstReg); *AS; ++AS)
|
2006-08-26 01:28:16 +00:00
|
|
|
getInterval(*AS).MergeInClobberRanges(SrcInt);
|
2006-08-25 23:41:24 +00:00
|
|
|
}
|
|
|
|
|
2006-11-29 00:39:47 +00:00
|
|
|
DOUT << "\n\t\tJoined. Result = "; DestInt.print(DOUT, mri_);
|
|
|
|
DOUT << "\n";
|
2006-08-26 01:28:16 +00:00
|
|
|
|
|
|
|
// If the intervals were swapped by Join, swap them back so that the register
|
|
|
|
// mapping (in the r2i map) is correct.
|
|
|
|
if (Swapped) SrcInt.swap(DestInt);
|
2007-02-19 21:49:54 +00:00
|
|
|
removeInterval(repSrcReg);
|
|
|
|
r2rMap_[repSrcReg] = repDstReg;
|
2006-08-26 01:28:16 +00:00
|
|
|
|
2006-08-31 05:58:59 +00:00
|
|
|
// Finally, delete the copy instruction.
|
|
|
|
RemoveMachineInstrFromMaps(CopyMI);
|
|
|
|
CopyMI->eraseFromParent();
|
|
|
|
++numPeep;
|
2006-08-24 22:43:55 +00:00
|
|
|
++numJoins;
|
|
|
|
return true;
|
2003-12-18 08:48:48 +00:00
|
|
|
}
|
|
|
|
|
2006-08-29 23:18:15 +00:00
|
|
|
/// ComputeUltimateVN - Assuming we are going to join two live intervals,
|
|
|
|
/// compute what the resultant value numbers for each value in the input two
|
|
|
|
/// ranges will be. This is complicated by copies between the two which can
|
|
|
|
/// and will commonly cause multiple value numbers to be merged into one.
|
|
|
|
///
|
|
|
|
/// VN is the value number that we're trying to resolve. InstDefiningValue
|
|
|
|
/// keeps track of the new InstDefiningValue assignment for the result
|
|
|
|
/// LiveInterval. ThisFromOther/OtherFromThis are sets that keep track of
|
|
|
|
/// whether a value in this or other is a copy from the opposite set.
|
|
|
|
/// ThisValNoAssignments/OtherValNoAssignments keep track of value #'s that have
|
|
|
|
/// already been assigned.
|
|
|
|
///
|
|
|
|
/// ThisFromOther[x] - If x is defined as a copy from the other interval, this
|
|
|
|
/// contains the value number the copy is from.
|
|
|
|
///
|
|
|
|
static unsigned ComputeUltimateVN(unsigned VN,
|
2006-08-31 05:54:43 +00:00
|
|
|
SmallVector<std::pair<unsigned,
|
|
|
|
unsigned>, 16> &ValueNumberInfo,
|
2006-08-29 23:18:15 +00:00
|
|
|
SmallVector<int, 16> &ThisFromOther,
|
|
|
|
SmallVector<int, 16> &OtherFromThis,
|
|
|
|
SmallVector<int, 16> &ThisValNoAssignments,
|
|
|
|
SmallVector<int, 16> &OtherValNoAssignments,
|
|
|
|
LiveInterval &ThisLI, LiveInterval &OtherLI) {
|
|
|
|
// If the VN has already been computed, just return it.
|
|
|
|
if (ThisValNoAssignments[VN] >= 0)
|
|
|
|
return ThisValNoAssignments[VN];
|
2006-09-01 07:00:23 +00:00
|
|
|
// assert(ThisValNoAssignments[VN] != -2 && "Cyclic case?");
|
2006-08-29 23:18:15 +00:00
|
|
|
|
|
|
|
// If this val is not a copy from the other val, then it must be a new value
|
|
|
|
// number in the destination.
|
|
|
|
int OtherValNo = ThisFromOther[VN];
|
|
|
|
if (OtherValNo == -1) {
|
2006-08-31 05:54:43 +00:00
|
|
|
ValueNumberInfo.push_back(ThisLI.getValNumInfo(VN));
|
|
|
|
return ThisValNoAssignments[VN] = ValueNumberInfo.size()-1;
|
2006-08-29 23:18:15 +00:00
|
|
|
}
|
|
|
|
|
2006-09-01 07:00:23 +00:00
|
|
|
// Otherwise, this *is* a copy from the RHS. If the other side has already
|
|
|
|
// been computed, return it.
|
|
|
|
if (OtherValNoAssignments[OtherValNo] >= 0)
|
|
|
|
return ThisValNoAssignments[VN] = OtherValNoAssignments[OtherValNo];
|
|
|
|
|
|
|
|
// Mark this value number as currently being computed, then ask what the
|
|
|
|
// ultimate value # of the other value is.
|
2006-08-29 23:18:15 +00:00
|
|
|
ThisValNoAssignments[VN] = -2;
|
|
|
|
unsigned UltimateVN =
|
2006-08-31 05:54:43 +00:00
|
|
|
ComputeUltimateVN(OtherValNo, ValueNumberInfo,
|
2006-08-29 23:18:15 +00:00
|
|
|
OtherFromThis, ThisFromOther,
|
|
|
|
OtherValNoAssignments, ThisValNoAssignments,
|
|
|
|
OtherLI, ThisLI);
|
|
|
|
return ThisValNoAssignments[VN] = UltimateVN;
|
|
|
|
}
|
|
|
|
|
2006-09-02 05:26:59 +00:00
|
|
|
static bool InVector(unsigned Val, const SmallVector<unsigned, 8> &V) {
|
|
|
|
return std::find(V.begin(), V.end(), Val) != V.end();
|
|
|
|
}
|
|
|
|
|
|
|
|
/// SimpleJoin - Attempt to joint the specified interval into this one. The
|
|
|
|
/// caller of this method must guarantee that the RHS only contains a single
|
|
|
|
/// value number and that the RHS is not defined by a copy from this
|
|
|
|
/// interval. This returns false if the intervals are not joinable, or it
|
|
|
|
/// joins them and returns true.
|
|
|
|
bool LiveIntervals::SimpleJoin(LiveInterval &LHS, LiveInterval &RHS) {
|
|
|
|
assert(RHS.containsOneValue());
|
|
|
|
|
|
|
|
// Some number (potentially more than one) value numbers in the current
|
|
|
|
// interval may be defined as copies from the RHS. Scan the overlapping
|
|
|
|
// portions of the LHS and RHS, keeping track of this and looking for
|
|
|
|
// overlapping live ranges that are NOT defined as copies. If these exist, we
|
|
|
|
// cannot coallesce.
|
|
|
|
|
|
|
|
LiveInterval::iterator LHSIt = LHS.begin(), LHSEnd = LHS.end();
|
|
|
|
LiveInterval::iterator RHSIt = RHS.begin(), RHSEnd = RHS.end();
|
|
|
|
|
|
|
|
if (LHSIt->start < RHSIt->start) {
|
|
|
|
LHSIt = std::upper_bound(LHSIt, LHSEnd, RHSIt->start);
|
|
|
|
if (LHSIt != LHS.begin()) --LHSIt;
|
|
|
|
} else if (RHSIt->start < LHSIt->start) {
|
|
|
|
RHSIt = std::upper_bound(RHSIt, RHSEnd, LHSIt->start);
|
|
|
|
if (RHSIt != RHS.begin()) --RHSIt;
|
|
|
|
}
|
|
|
|
|
|
|
|
SmallVector<unsigned, 8> EliminatedLHSVals;
|
|
|
|
|
|
|
|
while (1) {
|
|
|
|
// Determine if these live intervals overlap.
|
|
|
|
bool Overlaps = false;
|
|
|
|
if (LHSIt->start <= RHSIt->start)
|
|
|
|
Overlaps = LHSIt->end > RHSIt->start;
|
|
|
|
else
|
|
|
|
Overlaps = RHSIt->end > LHSIt->start;
|
|
|
|
|
|
|
|
// If the live intervals overlap, there are two interesting cases: if the
|
|
|
|
// LHS interval is defined by a copy from the RHS, it's ok and we record
|
|
|
|
// that the LHS value # is the same as the RHS. If it's not, then we cannot
|
|
|
|
// coallesce these live ranges and we bail out.
|
|
|
|
if (Overlaps) {
|
|
|
|
// If we haven't already recorded that this value # is safe, check it.
|
|
|
|
if (!InVector(LHSIt->ValId, EliminatedLHSVals)) {
|
|
|
|
// Copy from the RHS?
|
|
|
|
unsigned SrcReg = LHS.getSrcRegForValNum(LHSIt->ValId);
|
|
|
|
if (rep(SrcReg) != RHS.reg)
|
|
|
|
return false; // Nope, bail out.
|
|
|
|
|
|
|
|
EliminatedLHSVals.push_back(LHSIt->ValId);
|
|
|
|
}
|
|
|
|
|
|
|
|
// We know this entire LHS live range is okay, so skip it now.
|
|
|
|
if (++LHSIt == LHSEnd) break;
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (LHSIt->end < RHSIt->end) {
|
|
|
|
if (++LHSIt == LHSEnd) break;
|
|
|
|
} else {
|
|
|
|
// One interesting case to check here. It's possible that we have
|
|
|
|
// something like "X3 = Y" which defines a new value number in the LHS,
|
|
|
|
// and is the last use of this liverange of the RHS. In this case, we
|
|
|
|
// want to notice this copy (so that it gets coallesced away) even though
|
|
|
|
// the live ranges don't actually overlap.
|
|
|
|
if (LHSIt->start == RHSIt->end) {
|
|
|
|
if (InVector(LHSIt->ValId, EliminatedLHSVals)) {
|
|
|
|
// We already know that this value number is going to be merged in
|
|
|
|
// if coallescing succeeds. Just skip the liverange.
|
|
|
|
if (++LHSIt == LHSEnd) break;
|
|
|
|
} else {
|
|
|
|
// Otherwise, if this is a copy from the RHS, mark it as being merged
|
|
|
|
// in.
|
|
|
|
if (rep(LHS.getSrcRegForValNum(LHSIt->ValId)) == RHS.reg) {
|
|
|
|
EliminatedLHSVals.push_back(LHSIt->ValId);
|
|
|
|
|
|
|
|
// We know this entire LHS live range is okay, so skip it now.
|
|
|
|
if (++LHSIt == LHSEnd) break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
if (++RHSIt == RHSEnd) break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
// If we got here, we know that the coallescing will be successful and that
|
|
|
|
// the value numbers in EliminatedLHSVals will all be merged together. Since
|
|
|
|
// the most common case is that EliminatedLHSVals has a single number, we
|
|
|
|
// optimize for it: if there is more than one value, we merge them all into
|
|
|
|
// the lowest numbered one, then handle the interval as if we were merging
|
|
|
|
// with one value number.
|
|
|
|
unsigned LHSValNo;
|
|
|
|
if (EliminatedLHSVals.size() > 1) {
|
|
|
|
// Loop through all the equal value numbers merging them into the smallest
|
|
|
|
// one.
|
|
|
|
unsigned Smallest = EliminatedLHSVals[0];
|
|
|
|
for (unsigned i = 1, e = EliminatedLHSVals.size(); i != e; ++i) {
|
|
|
|
if (EliminatedLHSVals[i] < Smallest) {
|
|
|
|
// Merge the current notion of the smallest into the smaller one.
|
|
|
|
LHS.MergeValueNumberInto(Smallest, EliminatedLHSVals[i]);
|
|
|
|
Smallest = EliminatedLHSVals[i];
|
|
|
|
} else {
|
|
|
|
// Merge into the smallest.
|
|
|
|
LHS.MergeValueNumberInto(EliminatedLHSVals[i], Smallest);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
LHSValNo = Smallest;
|
|
|
|
} else {
|
|
|
|
assert(!EliminatedLHSVals.empty() && "No copies from the RHS?");
|
|
|
|
LHSValNo = EliminatedLHSVals[0];
|
|
|
|
}
|
|
|
|
|
|
|
|
// Okay, now that there is a single LHS value number that we're merging the
|
|
|
|
// RHS into, update the value number info for the LHS to indicate that the
|
|
|
|
// value number is defined where the RHS value number was.
|
|
|
|
LHS.setValueNumberInfo(LHSValNo, RHS.getValNumInfo(0));
|
|
|
|
|
|
|
|
// Okay, the final step is to loop over the RHS live intervals, adding them to
|
|
|
|
// the LHS.
|
|
|
|
LHS.MergeRangesInAsValue(RHS, LHSValNo);
|
|
|
|
LHS.weight += RHS.weight;
|
|
|
|
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
2006-08-29 23:18:15 +00:00
|
|
|
/// JoinIntervals - Attempt to join these two intervals. On failure, this
|
|
|
|
/// returns false. Otherwise, if one of the intervals being joined is a
|
|
|
|
/// physreg, this method always canonicalizes LHS to be it. The output
|
|
|
|
/// "RHS" will not have been modified, so we can use this information
|
|
|
|
/// below to update aliases.
|
|
|
|
bool LiveIntervals::JoinIntervals(LiveInterval &LHS, LiveInterval &RHS) {
|
2006-08-31 06:48:26 +00:00
|
|
|
// Compute the final value assignment, assuming that the live ranges can be
|
|
|
|
// coallesced.
|
2006-08-29 23:18:15 +00:00
|
|
|
SmallVector<int, 16> LHSValNoAssignments;
|
|
|
|
SmallVector<int, 16> RHSValNoAssignments;
|
2006-08-31 05:54:43 +00:00
|
|
|
SmallVector<std::pair<unsigned,unsigned>, 16> ValueNumberInfo;
|
2006-09-01 06:10:18 +00:00
|
|
|
|
2006-08-29 23:18:15 +00:00
|
|
|
// Compute ultimate value numbers for the LHS and RHS values.
|
2006-08-31 06:48:26 +00:00
|
|
|
if (RHS.containsOneValue()) {
|
|
|
|
// Copies from a liveinterval with a single value are simple to handle and
|
|
|
|
// very common, handle the special case here. This is important, because
|
|
|
|
// often RHS is small and LHS is large (e.g. a physreg).
|
|
|
|
|
|
|
|
// Find out if the RHS is defined as a copy from some value in the LHS.
|
|
|
|
int RHSValID = -1;
|
|
|
|
std::pair<unsigned,unsigned> RHSValNoInfo;
|
2006-09-02 05:26:59 +00:00
|
|
|
unsigned RHSSrcReg = RHS.getSrcRegForValNum(0);
|
|
|
|
if ((RHSSrcReg == 0 || rep(RHSSrcReg) != LHS.reg)) {
|
|
|
|
// If RHS is not defined as a copy from the LHS, we can use simpler and
|
|
|
|
// faster checks to see if the live ranges are coallescable. This joiner
|
|
|
|
// can't swap the LHS/RHS intervals though.
|
|
|
|
if (!MRegisterInfo::isPhysicalRegister(RHS.reg)) {
|
|
|
|
return SimpleJoin(LHS, RHS);
|
2006-08-31 06:48:26 +00:00
|
|
|
} else {
|
2006-09-02 05:26:59 +00:00
|
|
|
RHSValNoInfo = RHS.getValNumInfo(0);
|
2006-08-31 06:48:26 +00:00
|
|
|
}
|
|
|
|
} else {
|
2006-09-02 05:26:59 +00:00
|
|
|
// It was defined as a copy from the LHS, find out what value # it is.
|
|
|
|
unsigned ValInst = RHS.getInstForValNum(0);
|
|
|
|
RHSValID = LHS.getLiveRangeContaining(ValInst-1)->ValId;
|
|
|
|
RHSValNoInfo = LHS.getValNumInfo(RHSValID);
|
2006-08-31 06:48:26 +00:00
|
|
|
}
|
|
|
|
|
2006-09-02 05:26:59 +00:00
|
|
|
LHSValNoAssignments.resize(LHS.getNumValNums(), -1);
|
|
|
|
RHSValNoAssignments.resize(RHS.getNumValNums(), -1);
|
2006-08-31 06:48:26 +00:00
|
|
|
ValueNumberInfo.resize(LHS.getNumValNums());
|
|
|
|
|
|
|
|
// Okay, *all* of the values in LHS that are defined as a copy from RHS
|
|
|
|
// should now get updated.
|
|
|
|
for (unsigned VN = 0, e = LHS.getNumValNums(); VN != e; ++VN) {
|
|
|
|
if (unsigned LHSSrcReg = LHS.getSrcRegForValNum(VN)) {
|
|
|
|
if (rep(LHSSrcReg) != RHS.reg) {
|
|
|
|
// If this is not a copy from the RHS, its value number will be
|
|
|
|
// unmodified by the coallescing.
|
|
|
|
ValueNumberInfo[VN] = LHS.getValNumInfo(VN);
|
|
|
|
LHSValNoAssignments[VN] = VN;
|
|
|
|
} else if (RHSValID == -1) {
|
|
|
|
// Otherwise, it is a copy from the RHS, and we don't already have a
|
|
|
|
// value# for it. Keep the current value number, but remember it.
|
|
|
|
LHSValNoAssignments[VN] = RHSValID = VN;
|
|
|
|
ValueNumberInfo[VN] = RHSValNoInfo;
|
|
|
|
} else {
|
|
|
|
// Otherwise, use the specified value #.
|
|
|
|
LHSValNoAssignments[VN] = RHSValID;
|
|
|
|
if (VN != (unsigned)RHSValID)
|
|
|
|
ValueNumberInfo[VN].first = ~1U;
|
|
|
|
else
|
|
|
|
ValueNumberInfo[VN] = RHSValNoInfo;
|
|
|
|
}
|
|
|
|
} else {
|
|
|
|
ValueNumberInfo[VN] = LHS.getValNumInfo(VN);
|
|
|
|
LHSValNoAssignments[VN] = VN;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
assert(RHSValID != -1 && "Didn't find value #?");
|
|
|
|
RHSValNoAssignments[0] = RHSValID;
|
|
|
|
|
|
|
|
} else {
|
2006-09-01 06:10:18 +00:00
|
|
|
// Loop over the value numbers of the LHS, seeing if any are defined from
|
|
|
|
// the RHS.
|
2006-08-31 06:48:26 +00:00
|
|
|
SmallVector<int, 16> LHSValsDefinedFromRHS;
|
|
|
|
LHSValsDefinedFromRHS.resize(LHS.getNumValNums(), -1);
|
|
|
|
for (unsigned VN = 0, e = LHS.getNumValNums(); VN != e; ++VN) {
|
|
|
|
unsigned ValSrcReg = LHS.getSrcRegForValNum(VN);
|
|
|
|
if (ValSrcReg == 0) // Src not defined by a copy?
|
|
|
|
continue;
|
|
|
|
|
2006-09-01 06:10:18 +00:00
|
|
|
// DstReg is known to be a register in the LHS interval. If the src is
|
|
|
|
// from the RHS interval, we can use its value #.
|
2006-08-31 06:48:26 +00:00
|
|
|
if (rep(ValSrcReg) != RHS.reg)
|
|
|
|
continue;
|
|
|
|
|
|
|
|
// Figure out the value # from the RHS.
|
|
|
|
unsigned ValInst = LHS.getInstForValNum(VN);
|
|
|
|
LHSValsDefinedFromRHS[VN] = RHS.getLiveRangeContaining(ValInst-1)->ValId;
|
|
|
|
}
|
|
|
|
|
2006-09-01 06:10:18 +00:00
|
|
|
// Loop over the value numbers of the RHS, seeing if any are defined from
|
|
|
|
// the LHS.
|
2006-08-31 06:48:26 +00:00
|
|
|
SmallVector<int, 16> RHSValsDefinedFromLHS;
|
|
|
|
RHSValsDefinedFromLHS.resize(RHS.getNumValNums(), -1);
|
|
|
|
for (unsigned VN = 0, e = RHS.getNumValNums(); VN != e; ++VN) {
|
|
|
|
unsigned ValSrcReg = RHS.getSrcRegForValNum(VN);
|
|
|
|
if (ValSrcReg == 0) // Src not defined by a copy?
|
|
|
|
continue;
|
|
|
|
|
2006-09-01 06:10:18 +00:00
|
|
|
// DstReg is known to be a register in the RHS interval. If the src is
|
|
|
|
// from the LHS interval, we can use its value #.
|
2006-08-31 06:48:26 +00:00
|
|
|
if (rep(ValSrcReg) != LHS.reg)
|
|
|
|
continue;
|
|
|
|
|
|
|
|
// Figure out the value # from the LHS.
|
|
|
|
unsigned ValInst = RHS.getInstForValNum(VN);
|
|
|
|
RHSValsDefinedFromLHS[VN] = LHS.getLiveRangeContaining(ValInst-1)->ValId;
|
|
|
|
}
|
|
|
|
|
2006-09-02 05:26:59 +00:00
|
|
|
LHSValNoAssignments.resize(LHS.getNumValNums(), -1);
|
|
|
|
RHSValNoAssignments.resize(RHS.getNumValNums(), -1);
|
|
|
|
ValueNumberInfo.reserve(LHS.getNumValNums() + RHS.getNumValNums());
|
|
|
|
|
2006-08-31 06:48:26 +00:00
|
|
|
for (unsigned VN = 0, e = LHS.getNumValNums(); VN != e; ++VN) {
|
2006-09-01 07:00:23 +00:00
|
|
|
if (LHSValNoAssignments[VN] >= 0 || LHS.getInstForValNum(VN) == ~2U)
|
|
|
|
continue;
|
2006-08-31 06:48:26 +00:00
|
|
|
ComputeUltimateVN(VN, ValueNumberInfo,
|
|
|
|
LHSValsDefinedFromRHS, RHSValsDefinedFromLHS,
|
|
|
|
LHSValNoAssignments, RHSValNoAssignments, LHS, RHS);
|
|
|
|
}
|
|
|
|
for (unsigned VN = 0, e = RHS.getNumValNums(); VN != e; ++VN) {
|
2006-09-01 07:00:23 +00:00
|
|
|
if (RHSValNoAssignments[VN] >= 0 || RHS.getInstForValNum(VN) == ~2U)
|
|
|
|
continue;
|
|
|
|
// If this value number isn't a copy from the LHS, it's a new number.
|
|
|
|
if (RHSValsDefinedFromLHS[VN] == -1) {
|
|
|
|
ValueNumberInfo.push_back(RHS.getValNumInfo(VN));
|
|
|
|
RHSValNoAssignments[VN] = ValueNumberInfo.size()-1;
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
|
2006-08-31 06:48:26 +00:00
|
|
|
ComputeUltimateVN(VN, ValueNumberInfo,
|
|
|
|
RHSValsDefinedFromLHS, LHSValsDefinedFromRHS,
|
|
|
|
RHSValNoAssignments, LHSValNoAssignments, RHS, LHS);
|
|
|
|
}
|
2006-08-29 23:18:15 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
// Armed with the mappings of LHS/RHS values to ultimate values, walk the
|
|
|
|
// interval lists to see if these intervals are coallescable.
|
|
|
|
LiveInterval::const_iterator I = LHS.begin();
|
|
|
|
LiveInterval::const_iterator IE = LHS.end();
|
|
|
|
LiveInterval::const_iterator J = RHS.begin();
|
|
|
|
LiveInterval::const_iterator JE = RHS.end();
|
|
|
|
|
|
|
|
// Skip ahead until the first place of potential sharing.
|
|
|
|
if (I->start < J->start) {
|
|
|
|
I = std::upper_bound(I, IE, J->start);
|
|
|
|
if (I != LHS.begin()) --I;
|
|
|
|
} else if (J->start < I->start) {
|
|
|
|
J = std::upper_bound(J, JE, I->start);
|
|
|
|
if (J != RHS.begin()) --J;
|
|
|
|
}
|
|
|
|
|
|
|
|
while (1) {
|
|
|
|
// Determine if these two live ranges overlap.
|
|
|
|
bool Overlaps;
|
|
|
|
if (I->start < J->start) {
|
|
|
|
Overlaps = I->end > J->start;
|
|
|
|
} else {
|
|
|
|
Overlaps = J->end > I->start;
|
|
|
|
}
|
|
|
|
|
|
|
|
// If so, check value # info to determine if they are really different.
|
|
|
|
if (Overlaps) {
|
|
|
|
// If the live range overlap will map to the same value number in the
|
|
|
|
// result liverange, we can still coallesce them. If not, we can't.
|
|
|
|
if (LHSValNoAssignments[I->ValId] != RHSValNoAssignments[J->ValId])
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (I->end < J->end) {
|
|
|
|
++I;
|
|
|
|
if (I == IE) break;
|
|
|
|
} else {
|
|
|
|
++J;
|
|
|
|
if (J == JE) break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
// If we get here, we know that we can coallesce the live ranges. Ask the
|
|
|
|
// intervals to coallesce themselves now.
|
|
|
|
LHS.join(RHS, &LHSValNoAssignments[0], &RHSValNoAssignments[0],
|
2006-08-31 05:54:43 +00:00
|
|
|
ValueNumberInfo);
|
2006-08-29 23:18:15 +00:00
|
|
|
return true;
|
|
|
|
}
|
2006-08-24 22:43:55 +00:00
|
|
|
|
|
|
|
|
2004-07-19 14:40:29 +00:00
|
|
|
namespace {
|
|
|
|
// DepthMBBCompare - Comparison predicate that sort first based on the loop
|
|
|
|
// depth of the basic block (the unsigned), and then on the MBB number.
|
|
|
|
struct DepthMBBCompare {
|
|
|
|
typedef std::pair<unsigned, MachineBasicBlock*> DepthMBBPair;
|
|
|
|
bool operator()(const DepthMBBPair &LHS, const DepthMBBPair &RHS) const {
|
|
|
|
if (LHS.first > RHS.first) return true; // Deeper loops first
|
2004-08-04 09:46:56 +00:00
|
|
|
return LHS.first == RHS.first &&
|
2004-08-04 09:46:26 +00:00
|
|
|
LHS.second->getNumber() < RHS.second->getNumber();
|
2004-07-19 14:40:29 +00:00
|
|
|
}
|
|
|
|
};
|
|
|
|
}
|
|
|
|
|
2006-08-24 22:43:55 +00:00
|
|
|
|
2006-09-02 05:32:53 +00:00
|
|
|
void LiveIntervals::CopyCoallesceInMBB(MachineBasicBlock *MBB,
|
|
|
|
std::vector<CopyRec> &TryAgain) {
|
2006-11-29 00:39:47 +00:00
|
|
|
DOUT << ((Value*)MBB->getBasicBlock())->getName() << ":\n";
|
2006-08-24 22:43:55 +00:00
|
|
|
|
|
|
|
for (MachineBasicBlock::iterator MII = MBB->begin(), E = MBB->end();
|
|
|
|
MII != E;) {
|
|
|
|
MachineInstr *Inst = MII++;
|
|
|
|
|
|
|
|
// If this isn't a copy, we can't join intervals.
|
|
|
|
unsigned SrcReg, DstReg;
|
|
|
|
if (!tii_->isMoveInstr(*Inst, SrcReg, DstReg)) continue;
|
|
|
|
|
2006-09-02 05:32:53 +00:00
|
|
|
if (!JoinCopy(Inst, SrcReg, DstReg))
|
|
|
|
TryAgain.push_back(getCopyRec(Inst, SrcReg, DstReg));
|
2006-08-24 22:43:55 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
|
2004-07-19 14:40:29 +00:00
|
|
|
void LiveIntervals::joinIntervals() {
|
2006-11-29 00:39:47 +00:00
|
|
|
DOUT << "********** JOINING INTERVALS ***********\n";
|
2004-07-19 14:08:10 +00:00
|
|
|
|
2006-09-02 05:32:53 +00:00
|
|
|
std::vector<CopyRec> TryAgainList;
|
|
|
|
|
2004-07-19 14:40:29 +00:00
|
|
|
const LoopInfo &LI = getAnalysis<LoopInfo>();
|
|
|
|
if (LI.begin() == LI.end()) {
|
|
|
|
// If there are no loops in the function, join intervals in function order.
|
2004-07-19 14:08:10 +00:00
|
|
|
for (MachineFunction::iterator I = mf_->begin(), E = mf_->end();
|
|
|
|
I != E; ++I)
|
2006-09-02 05:32:53 +00:00
|
|
|
CopyCoallesceInMBB(I, TryAgainList);
|
2004-07-19 14:40:29 +00:00
|
|
|
} else {
|
|
|
|
// Otherwise, join intervals in inner loops before other intervals.
|
|
|
|
// Unfortunately we can't just iterate over loop hierarchy here because
|
|
|
|
// there may be more MBB's than BB's. Collect MBB's for sorting.
|
|
|
|
std::vector<std::pair<unsigned, MachineBasicBlock*> > MBBs;
|
|
|
|
for (MachineFunction::iterator I = mf_->begin(), E = mf_->end();
|
|
|
|
I != E; ++I)
|
|
|
|
MBBs.push_back(std::make_pair(LI.getLoopDepth(I->getBasicBlock()), I));
|
|
|
|
|
|
|
|
// Sort by loop depth.
|
|
|
|
std::sort(MBBs.begin(), MBBs.end(), DepthMBBCompare());
|
|
|
|
|
2004-08-04 09:46:56 +00:00
|
|
|
// Finally, join intervals in loop nest order.
|
2004-07-19 14:40:29 +00:00
|
|
|
for (unsigned i = 0, e = MBBs.size(); i != e; ++i)
|
2006-09-02 05:32:53 +00:00
|
|
|
CopyCoallesceInMBB(MBBs[i].second, TryAgainList);
|
|
|
|
}
|
|
|
|
|
|
|
|
// Joining intervals can allow other intervals to be joined. Iteratively join
|
|
|
|
// until we make no progress.
|
|
|
|
bool ProgressMade = true;
|
|
|
|
while (ProgressMade) {
|
|
|
|
ProgressMade = false;
|
|
|
|
|
|
|
|
for (unsigned i = 0, e = TryAgainList.size(); i != e; ++i) {
|
|
|
|
CopyRec &TheCopy = TryAgainList[i];
|
|
|
|
if (TheCopy.MI &&
|
|
|
|
JoinCopy(TheCopy.MI, TheCopy.SrcReg, TheCopy.DstReg)) {
|
|
|
|
TheCopy.MI = 0; // Mark this one as done.
|
|
|
|
ProgressMade = true;
|
|
|
|
}
|
|
|
|
}
|
2006-08-24 22:43:55 +00:00
|
|
|
}
|
|
|
|
|
2006-11-29 00:39:47 +00:00
|
|
|
DOUT << "*** Register mapping ***\n";
|
|
|
|
for (int i = 0, e = r2rMap_.size(); i != e; ++i)
|
|
|
|
if (r2rMap_[i]) {
|
|
|
|
DOUT << " reg " << i << " -> ";
|
|
|
|
DEBUG(printRegName(r2rMap_[i]));
|
|
|
|
DOUT << "\n";
|
|
|
|
}
|
2004-07-19 14:08:10 +00:00
|
|
|
}
|
|
|
|
|
2006-05-12 06:06:34 +00:00
|
|
|
/// Return true if the two specified registers belong to different register
|
|
|
|
/// classes. The registers may be either phys or virt regs.
|
|
|
|
bool LiveIntervals::differingRegisterClasses(unsigned RegA,
|
|
|
|
unsigned RegB) const {
|
2004-07-24 02:59:07 +00:00
|
|
|
|
|
|
|
// Get the register classes for the first reg.
|
2004-10-26 05:29:18 +00:00
|
|
|
if (MRegisterInfo::isPhysicalRegister(RegA)) {
|
2005-04-21 22:36:52 +00:00
|
|
|
assert(MRegisterInfo::isVirtualRegister(RegB) &&
|
2004-10-26 05:29:18 +00:00
|
|
|
"Shouldn't consider two physregs!");
|
2006-05-12 06:06:34 +00:00
|
|
|
return !mf_->getSSARegMap()->getRegClass(RegB)->contains(RegA);
|
2004-10-26 05:29:18 +00:00
|
|
|
}
|
2004-07-24 02:59:07 +00:00
|
|
|
|
|
|
|
// Compare against the regclass for the second reg.
|
2006-05-12 06:06:34 +00:00
|
|
|
const TargetRegisterClass *RegClass = mf_->getSSARegMap()->getRegClass(RegA);
|
|
|
|
if (MRegisterInfo::isVirtualRegister(RegB))
|
|
|
|
return RegClass != mf_->getSSARegMap()->getRegClass(RegB);
|
|
|
|
else
|
|
|
|
return !RegClass->contains(RegB);
|
2004-07-24 02:59:07 +00:00
|
|
|
}
|
|
|
|
|
2007-02-19 21:49:54 +00:00
|
|
|
/// hasRegisterUse - Returns true if there is any use of the specific
|
|
|
|
/// reg between indexes Start and End.
|
|
|
|
bool
|
|
|
|
LiveIntervals::hasRegisterUse(unsigned Reg, unsigned Start, unsigned End) {
|
2007-02-21 02:27:39 +00:00
|
|
|
for (unsigned Index = Start+InstrSlots::NUM; Index < End;
|
2007-02-19 21:49:54 +00:00
|
|
|
Index += InstrSlots::NUM) {
|
|
|
|
// Skip deleted instructions
|
2007-02-21 02:27:39 +00:00
|
|
|
while (Index < End && !getInstructionFromIndex(Index))
|
2007-02-19 21:49:54 +00:00
|
|
|
Index += InstrSlots::NUM;
|
|
|
|
if (Index >= End) break;
|
|
|
|
|
|
|
|
MachineInstr *MI = getInstructionFromIndex(Index);
|
|
|
|
for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
|
|
|
|
MachineOperand &MO = MI->getOperand(i);
|
|
|
|
if (MO.isReg() && MO.isUse() && MO.getReg() &&
|
|
|
|
mri_->regsOverlap(rep(MO.getReg()), Reg))
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
|
2004-07-24 11:44:15 +00:00
|
|
|
LiveInterval LiveIntervals::createInterval(unsigned reg) {
|
2005-04-21 22:36:52 +00:00
|
|
|
float Weight = MRegisterInfo::isPhysicalRegister(reg) ?
|
2006-11-07 12:25:45 +00:00
|
|
|
HUGE_VALF : 0.0F;
|
2004-07-24 11:44:15 +00:00
|
|
|
return LiveInterval(reg, Weight);
|
2004-04-09 18:07:57 +00:00
|
|
|
}
|