2009-11-03 23:52:08 +00:00
|
|
|
//===---------------------- ProcessImplicitDefs.cpp -----------------------===//
|
|
|
|
//
|
|
|
|
// The LLVM Compiler Infrastructure
|
|
|
|
//
|
|
|
|
// This file is distributed under the University of Illinois Open Source
|
|
|
|
// License. See LICENSE.TXT for details.
|
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
|
|
|
#define DEBUG_TYPE "processimplicitdefs"
|
|
|
|
|
|
|
|
#include "llvm/CodeGen/ProcessImplicitDefs.h"
|
|
|
|
|
|
|
|
#include "llvm/ADT/DepthFirstIterator.h"
|
|
|
|
#include "llvm/ADT/SmallSet.h"
|
|
|
|
#include "llvm/Analysis/AliasAnalysis.h"
|
|
|
|
#include "llvm/CodeGen/LiveVariables.h"
|
|
|
|
#include "llvm/CodeGen/MachineInstr.h"
|
|
|
|
#include "llvm/CodeGen/MachineRegisterInfo.h"
|
|
|
|
#include "llvm/CodeGen/Passes.h"
|
|
|
|
#include "llvm/Support/Debug.h"
|
|
|
|
#include "llvm/Target/TargetInstrInfo.h"
|
|
|
|
#include "llvm/Target/TargetRegisterInfo.h"
|
|
|
|
|
|
|
|
|
|
|
|
using namespace llvm;
|
|
|
|
|
|
|
|
char ProcessImplicitDefs::ID = 0;
|
|
|
|
static RegisterPass<ProcessImplicitDefs> X("processimpdefs",
|
|
|
|
"Process Implicit Definitions.");
|
|
|
|
|
|
|
|
void ProcessImplicitDefs::getAnalysisUsage(AnalysisUsage &AU) const {
|
|
|
|
AU.setPreservesCFG();
|
|
|
|
AU.addPreserved<AliasAnalysis>();
|
|
|
|
AU.addPreserved<LiveVariables>();
|
|
|
|
AU.addRequired<LiveVariables>();
|
|
|
|
AU.addPreservedID(MachineLoopInfoID);
|
|
|
|
AU.addPreservedID(MachineDominatorsID);
|
|
|
|
AU.addPreservedID(TwoAddressInstructionPassID);
|
|
|
|
AU.addPreservedID(PHIEliminationID);
|
|
|
|
MachineFunctionPass::getAnalysisUsage(AU);
|
|
|
|
}
|
|
|
|
|
|
|
|
bool ProcessImplicitDefs::CanTurnIntoImplicitDef(MachineInstr *MI,
|
|
|
|
unsigned Reg, unsigned OpIdx,
|
|
|
|
const TargetInstrInfo *tii_) {
|
|
|
|
unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
|
|
|
|
if (tii_->isMoveInstr(*MI, SrcReg, DstReg, SrcSubReg, DstSubReg) &&
|
|
|
|
Reg == SrcReg)
|
|
|
|
return true;
|
|
|
|
|
|
|
|
if (OpIdx == 2 && MI->getOpcode() == TargetInstrInfo::SUBREG_TO_REG)
|
|
|
|
return true;
|
|
|
|
if (OpIdx == 1 && MI->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG)
|
|
|
|
return true;
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
|
|
|
|
/// processImplicitDefs - Process IMPLICIT_DEF instructions and make sure
|
|
|
|
/// there is one implicit_def for each use. Add isUndef marker to
|
|
|
|
/// implicit_def defs and their uses.
|
|
|
|
bool ProcessImplicitDefs::runOnMachineFunction(MachineFunction &fn) {
|
|
|
|
|
2010-01-05 01:24:28 +00:00
|
|
|
DEBUG(dbgs() << "********** PROCESS IMPLICIT DEFS **********\n"
|
2009-11-03 23:52:08 +00:00
|
|
|
<< "********** Function: "
|
|
|
|
<< ((Value*)fn.getFunction())->getName() << '\n');
|
|
|
|
|
|
|
|
bool Changed = false;
|
|
|
|
|
|
|
|
const TargetInstrInfo *tii_ = fn.getTarget().getInstrInfo();
|
|
|
|
const TargetRegisterInfo *tri_ = fn.getTarget().getRegisterInfo();
|
|
|
|
MachineRegisterInfo *mri_ = &fn.getRegInfo();
|
|
|
|
|
|
|
|
LiveVariables *lv_ = &getAnalysis<LiveVariables>();
|
|
|
|
|
|
|
|
SmallSet<unsigned, 8> ImpDefRegs;
|
|
|
|
SmallVector<MachineInstr*, 8> ImpDefMIs;
|
2009-11-25 21:13:39 +00:00
|
|
|
SmallVector<MachineInstr*, 4> RUses;
|
2009-11-03 23:52:08 +00:00
|
|
|
SmallPtrSet<MachineBasicBlock*,16> Visited;
|
2009-11-16 05:52:06 +00:00
|
|
|
SmallPtrSet<MachineInstr*, 8> ModInsts;
|
2009-11-03 23:52:08 +00:00
|
|
|
|
2009-11-25 21:13:39 +00:00
|
|
|
MachineBasicBlock *Entry = fn.begin();
|
2009-11-03 23:52:08 +00:00
|
|
|
for (df_ext_iterator<MachineBasicBlock*, SmallPtrSet<MachineBasicBlock*,16> >
|
|
|
|
DFI = df_ext_begin(Entry, Visited), E = df_ext_end(Entry, Visited);
|
|
|
|
DFI != E; ++DFI) {
|
|
|
|
MachineBasicBlock *MBB = *DFI;
|
|
|
|
for (MachineBasicBlock::iterator I = MBB->begin(), E = MBB->end();
|
|
|
|
I != E; ) {
|
|
|
|
MachineInstr *MI = &*I;
|
|
|
|
++I;
|
|
|
|
if (MI->getOpcode() == TargetInstrInfo::IMPLICIT_DEF) {
|
|
|
|
unsigned Reg = MI->getOperand(0).getReg();
|
|
|
|
ImpDefRegs.insert(Reg);
|
|
|
|
if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
|
|
|
|
for (const unsigned *SS = tri_->getSubRegisters(Reg); *SS; ++SS)
|
|
|
|
ImpDefRegs.insert(*SS);
|
|
|
|
}
|
|
|
|
ImpDefMIs.push_back(MI);
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (MI->getOpcode() == TargetInstrInfo::INSERT_SUBREG) {
|
|
|
|
MachineOperand &MO = MI->getOperand(2);
|
|
|
|
if (ImpDefRegs.count(MO.getReg())) {
|
|
|
|
// %reg1032<def> = INSERT_SUBREG %reg1032, undef, 2
|
|
|
|
// This is an identity copy, eliminate it now.
|
|
|
|
if (MO.isKill()) {
|
|
|
|
LiveVariables::VarInfo& vi = lv_->getVarInfo(MO.getReg());
|
|
|
|
vi.removeKill(MI);
|
|
|
|
}
|
|
|
|
MI->eraseFromParent();
|
|
|
|
Changed = true;
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
bool ChangedToImpDef = false;
|
|
|
|
for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
|
|
|
|
MachineOperand& MO = MI->getOperand(i);
|
|
|
|
if (!MO.isReg() || !MO.isUse() || MO.isUndef())
|
|
|
|
continue;
|
|
|
|
unsigned Reg = MO.getReg();
|
|
|
|
if (!Reg)
|
|
|
|
continue;
|
|
|
|
if (!ImpDefRegs.count(Reg))
|
|
|
|
continue;
|
|
|
|
// Use is a copy, just turn it into an implicit_def.
|
|
|
|
if (CanTurnIntoImplicitDef(MI, Reg, i, tii_)) {
|
|
|
|
bool isKill = MO.isKill();
|
|
|
|
MI->setDesc(tii_->get(TargetInstrInfo::IMPLICIT_DEF));
|
|
|
|
for (int j = MI->getNumOperands() - 1, ee = 0; j > ee; --j)
|
|
|
|
MI->RemoveOperand(j);
|
|
|
|
if (isKill) {
|
|
|
|
ImpDefRegs.erase(Reg);
|
|
|
|
LiveVariables::VarInfo& vi = lv_->getVarInfo(Reg);
|
|
|
|
vi.removeKill(MI);
|
|
|
|
}
|
|
|
|
ChangedToImpDef = true;
|
|
|
|
Changed = true;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
Changed = true;
|
|
|
|
MO.setIsUndef();
|
|
|
|
if (MO.isKill() || MI->isRegTiedToDefOperand(i)) {
|
|
|
|
// Make sure other uses of
|
|
|
|
for (unsigned j = i+1; j != e; ++j) {
|
|
|
|
MachineOperand &MOJ = MI->getOperand(j);
|
|
|
|
if (MOJ.isReg() && MOJ.isUse() && MOJ.getReg() == Reg)
|
|
|
|
MOJ.setIsUndef();
|
|
|
|
}
|
|
|
|
ImpDefRegs.erase(Reg);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
if (ChangedToImpDef) {
|
|
|
|
// Backtrack to process this new implicit_def.
|
|
|
|
--I;
|
|
|
|
} else {
|
|
|
|
for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
|
|
|
|
MachineOperand& MO = MI->getOperand(i);
|
|
|
|
if (!MO.isReg() || !MO.isDef())
|
|
|
|
continue;
|
|
|
|
ImpDefRegs.erase(MO.getReg());
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
// Any outstanding liveout implicit_def's?
|
|
|
|
for (unsigned i = 0, e = ImpDefMIs.size(); i != e; ++i) {
|
|
|
|
MachineInstr *MI = ImpDefMIs[i];
|
|
|
|
unsigned Reg = MI->getOperand(0).getReg();
|
|
|
|
if (TargetRegisterInfo::isPhysicalRegister(Reg) ||
|
|
|
|
!ImpDefRegs.count(Reg)) {
|
|
|
|
// Delete all "local" implicit_def's. That include those which define
|
|
|
|
// physical registers since they cannot be liveout.
|
|
|
|
MI->eraseFromParent();
|
|
|
|
Changed = true;
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
|
|
|
|
// If there are multiple defs of the same register and at least one
|
|
|
|
// is not an implicit_def, do not insert implicit_def's before the
|
|
|
|
// uses.
|
|
|
|
bool Skip = false;
|
2009-11-26 00:32:36 +00:00
|
|
|
SmallVector<MachineInstr*, 4> DeadImpDefs;
|
2009-11-03 23:52:08 +00:00
|
|
|
for (MachineRegisterInfo::def_iterator DI = mri_->def_begin(Reg),
|
|
|
|
DE = mri_->def_end(); DI != DE; ++DI) {
|
2009-11-26 00:32:36 +00:00
|
|
|
MachineInstr *DeadImpDef = &*DI;
|
|
|
|
if (DeadImpDef->getOpcode() != TargetInstrInfo::IMPLICIT_DEF) {
|
2009-11-03 23:52:08 +00:00
|
|
|
Skip = true;
|
|
|
|
break;
|
|
|
|
}
|
2009-11-26 00:32:36 +00:00
|
|
|
DeadImpDefs.push_back(DeadImpDef);
|
2009-11-03 23:52:08 +00:00
|
|
|
}
|
|
|
|
if (Skip)
|
|
|
|
continue;
|
|
|
|
|
|
|
|
// The only implicit_def which we want to keep are those that are live
|
|
|
|
// out of its block.
|
2009-11-26 00:32:36 +00:00
|
|
|
for (unsigned j = 0, ee = DeadImpDefs.size(); j != ee; ++j)
|
|
|
|
DeadImpDefs[j]->eraseFromParent();
|
2009-11-03 23:52:08 +00:00
|
|
|
Changed = true;
|
|
|
|
|
2009-11-25 21:13:39 +00:00
|
|
|
// Process each use instruction once.
|
2009-11-03 23:52:08 +00:00
|
|
|
for (MachineRegisterInfo::use_iterator UI = mri_->use_begin(Reg),
|
2009-11-25 21:13:39 +00:00
|
|
|
UE = mri_->use_end(); UI != UE; ++UI) {
|
2009-11-03 23:52:08 +00:00
|
|
|
MachineInstr *RMI = &*UI;
|
|
|
|
MachineBasicBlock *RMBB = RMI->getParent();
|
|
|
|
if (RMBB == MBB)
|
|
|
|
continue;
|
2009-11-25 21:13:39 +00:00
|
|
|
if (ModInsts.insert(RMI))
|
|
|
|
RUses.push_back(RMI);
|
|
|
|
}
|
|
|
|
|
|
|
|
for (unsigned i = 0, e = RUses.size(); i != e; ++i) {
|
|
|
|
MachineInstr *RMI = RUses[i];
|
2009-11-03 23:52:08 +00:00
|
|
|
|
|
|
|
// Turn a copy use into an implicit_def.
|
|
|
|
unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
|
|
|
|
if (tii_->isMoveInstr(*RMI, SrcReg, DstReg, SrcSubReg, DstSubReg) &&
|
|
|
|
Reg == SrcReg) {
|
2009-11-25 21:13:39 +00:00
|
|
|
RMI->setDesc(tii_->get(TargetInstrInfo::IMPLICIT_DEF));
|
|
|
|
|
|
|
|
bool isKill = false;
|
|
|
|
SmallVector<unsigned, 4> Ops;
|
|
|
|
for (unsigned j = 0, ee = RMI->getNumOperands(); j != ee; ++j) {
|
|
|
|
MachineOperand &RRMO = RMI->getOperand(j);
|
|
|
|
if (RRMO.isReg() && RRMO.getReg() == Reg) {
|
|
|
|
Ops.push_back(j);
|
|
|
|
if (RRMO.isKill())
|
|
|
|
isKill = true;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
// Leave the other operands along.
|
|
|
|
for (unsigned j = 0, ee = Ops.size(); j != ee; ++j) {
|
|
|
|
unsigned OpIdx = Ops[j];
|
|
|
|
RMI->RemoveOperand(OpIdx-j);
|
|
|
|
}
|
|
|
|
|
|
|
|
// Update LiveVariables varinfo if the instruction is a kill.
|
|
|
|
if (isKill) {
|
2009-11-16 02:07:31 +00:00
|
|
|
LiveVariables::VarInfo& vi = lv_->getVarInfo(Reg);
|
|
|
|
vi.removeKill(RMI);
|
|
|
|
}
|
2009-11-03 23:52:08 +00:00
|
|
|
continue;
|
|
|
|
}
|
|
|
|
|
2009-11-25 21:13:39 +00:00
|
|
|
// Replace Reg with a new vreg that's marked implicit.
|
2009-11-03 23:52:08 +00:00
|
|
|
const TargetRegisterClass* RC = mri_->getRegClass(Reg);
|
|
|
|
unsigned NewVReg = mri_->createVirtualRegister(RC);
|
2009-11-25 21:13:39 +00:00
|
|
|
bool isKill = true;
|
|
|
|
for (unsigned j = 0, ee = RMI->getNumOperands(); j != ee; ++j) {
|
|
|
|
MachineOperand &RRMO = RMI->getOperand(j);
|
|
|
|
if (RRMO.isReg() && RRMO.getReg() == Reg) {
|
|
|
|
RRMO.setReg(NewVReg);
|
|
|
|
RRMO.setIsUndef();
|
|
|
|
if (isKill) {
|
|
|
|
// Only the first operand of NewVReg is marked kill.
|
|
|
|
RRMO.setIsKill();
|
|
|
|
isKill = false;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
2009-11-03 23:52:08 +00:00
|
|
|
}
|
2009-11-25 21:13:39 +00:00
|
|
|
RUses.clear();
|
2009-11-03 23:52:08 +00:00
|
|
|
}
|
2009-11-16 05:52:06 +00:00
|
|
|
ModInsts.clear();
|
2009-11-03 23:52:08 +00:00
|
|
|
ImpDefRegs.clear();
|
|
|
|
ImpDefMIs.clear();
|
|
|
|
}
|
|
|
|
|
|
|
|
return Changed;
|
|
|
|
}
|
|
|
|
|