2008-01-01 01:03:04 +00:00
|
|
|
//===-- TargetInstrInfoImpl.cpp - Target Instruction Information ----------===//
|
|
|
|
//
|
|
|
|
// The LLVM Compiler Infrastructure
|
|
|
|
//
|
|
|
|
// This file is distributed under the University of Illinois Open Source
|
|
|
|
// License. See LICENSE.TXT for details.
|
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
//
|
|
|
|
// This file implements the TargetInstrInfoImpl class, it just provides default
|
|
|
|
// implementations of various methods.
|
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
|
|
|
#include "llvm/Target/TargetInstrInfo.h"
|
2008-08-14 22:49:33 +00:00
|
|
|
#include "llvm/ADT/SmallVector.h"
|
2008-01-01 01:03:04 +00:00
|
|
|
#include "llvm/CodeGen/MachineInstr.h"
|
2008-06-16 07:33:11 +00:00
|
|
|
#include "llvm/CodeGen/MachineInstrBuilder.h"
|
2008-01-01 01:03:04 +00:00
|
|
|
using namespace llvm;
|
|
|
|
|
|
|
|
// commuteInstruction - The default implementation of this method just exchanges
|
|
|
|
// operand 1 and 2.
|
2008-06-16 07:33:11 +00:00
|
|
|
MachineInstr *TargetInstrInfoImpl::commuteInstruction(MachineInstr *MI,
|
|
|
|
bool NewMI) const {
|
2008-01-01 01:03:04 +00:00
|
|
|
assert(MI->getOperand(1).isRegister() && MI->getOperand(2).isRegister() &&
|
|
|
|
"This only knows how to commute register operands so far");
|
|
|
|
unsigned Reg1 = MI->getOperand(1).getReg();
|
|
|
|
unsigned Reg2 = MI->getOperand(2).getReg();
|
|
|
|
bool Reg1IsKill = MI->getOperand(1).isKill();
|
|
|
|
bool Reg2IsKill = MI->getOperand(2).isKill();
|
2008-06-16 07:33:11 +00:00
|
|
|
bool ChangeReg0 = false;
|
2008-02-13 09:13:21 +00:00
|
|
|
if (MI->getOperand(0).getReg() == Reg1) {
|
2008-02-13 02:46:49 +00:00
|
|
|
// Must be two address instruction!
|
|
|
|
assert(MI->getDesc().getOperandConstraint(0, TOI::TIED_TO) &&
|
|
|
|
"Expecting a two-address instruction!");
|
|
|
|
Reg2IsKill = false;
|
2008-06-16 07:33:11 +00:00
|
|
|
ChangeReg0 = true;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (NewMI) {
|
|
|
|
// Create a new instruction.
|
|
|
|
unsigned Reg0 = ChangeReg0 ? Reg2 : MI->getOperand(0).getReg();
|
|
|
|
bool Reg0IsDead = MI->getOperand(0).isDead();
|
2008-07-07 23:14:23 +00:00
|
|
|
MachineFunction &MF = *MI->getParent()->getParent();
|
|
|
|
return BuildMI(MF, MI->getDesc())
|
|
|
|
.addReg(Reg0, true, false, false, Reg0IsDead)
|
2008-06-16 07:33:11 +00:00
|
|
|
.addReg(Reg2, false, false, Reg2IsKill)
|
|
|
|
.addReg(Reg1, false, false, Reg1IsKill);
|
2008-02-13 02:46:49 +00:00
|
|
|
}
|
2008-06-16 07:33:11 +00:00
|
|
|
|
|
|
|
if (ChangeReg0)
|
|
|
|
MI->getOperand(0).setReg(Reg2);
|
2008-01-01 01:03:04 +00:00
|
|
|
MI->getOperand(2).setReg(Reg1);
|
|
|
|
MI->getOperand(1).setReg(Reg2);
|
|
|
|
MI->getOperand(2).setIsKill(Reg1IsKill);
|
|
|
|
MI->getOperand(1).setIsKill(Reg2IsKill);
|
|
|
|
return MI;
|
|
|
|
}
|
|
|
|
|
2008-02-15 18:21:33 +00:00
|
|
|
/// CommuteChangesDestination - Return true if commuting the specified
|
|
|
|
/// instruction will also changes the destination operand. Also return the
|
|
|
|
/// current operand index of the would be new destination register by
|
|
|
|
/// reference. This can happen when the commutable instruction is also a
|
|
|
|
/// two-address instruction.
|
|
|
|
bool TargetInstrInfoImpl::CommuteChangesDestination(MachineInstr *MI,
|
|
|
|
unsigned &OpIdx) const{
|
|
|
|
assert(MI->getOperand(1).isRegister() && MI->getOperand(2).isRegister() &&
|
|
|
|
"This only knows how to commute register operands so far");
|
|
|
|
if (MI->getOperand(0).getReg() == MI->getOperand(1).getReg()) {
|
|
|
|
// Must be two address instruction!
|
|
|
|
assert(MI->getDesc().getOperandConstraint(0, TOI::TIED_TO) &&
|
|
|
|
"Expecting a two-address instruction!");
|
|
|
|
OpIdx = 2;
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
|
|
|
|
|
2008-01-01 01:03:04 +00:00
|
|
|
bool TargetInstrInfoImpl::PredicateInstruction(MachineInstr *MI,
|
2008-08-14 22:49:33 +00:00
|
|
|
const SmallVectorImpl<MachineOperand> &Pred) const {
|
2008-01-01 01:03:04 +00:00
|
|
|
bool MadeChange = false;
|
2008-01-07 07:27:27 +00:00
|
|
|
const TargetInstrDesc &TID = MI->getDesc();
|
|
|
|
if (!TID.isPredicable())
|
|
|
|
return false;
|
|
|
|
|
|
|
|
for (unsigned j = 0, i = 0, e = MI->getNumOperands(); i != e; ++i) {
|
|
|
|
if (TID.OpInfo[i].isPredicate()) {
|
|
|
|
MachineOperand &MO = MI->getOperand(i);
|
|
|
|
if (MO.isReg()) {
|
|
|
|
MO.setReg(Pred[j].getReg());
|
|
|
|
MadeChange = true;
|
|
|
|
} else if (MO.isImm()) {
|
|
|
|
MO.setImm(Pred[j].getImm());
|
|
|
|
MadeChange = true;
|
|
|
|
} else if (MO.isMBB()) {
|
|
|
|
MO.setMBB(Pred[j].getMBB());
|
|
|
|
MadeChange = true;
|
2008-01-01 01:03:04 +00:00
|
|
|
}
|
2008-01-07 07:27:27 +00:00
|
|
|
++j;
|
2008-01-01 01:03:04 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
return MadeChange;
|
|
|
|
}
|
2008-03-31 20:40:39 +00:00
|
|
|
|
|
|
|
void TargetInstrInfoImpl::reMaterialize(MachineBasicBlock &MBB,
|
|
|
|
MachineBasicBlock::iterator I,
|
|
|
|
unsigned DestReg,
|
|
|
|
const MachineInstr *Orig) const {
|
2008-07-07 23:14:23 +00:00
|
|
|
MachineInstr *MI = MBB.getParent()->CloneMachineInstr(Orig);
|
2008-03-31 20:40:39 +00:00
|
|
|
MI->getOperand(0).setReg(DestReg);
|
|
|
|
MBB.insert(I, MI);
|
|
|
|
}
|
|
|
|
|
2008-04-16 20:10:13 +00:00
|
|
|
unsigned
|
|
|
|
TargetInstrInfoImpl::GetFunctionSizeInBytes(const MachineFunction &MF) const {
|
|
|
|
unsigned FnSize = 0;
|
|
|
|
for (MachineFunction::const_iterator MBBI = MF.begin(), E = MF.end();
|
|
|
|
MBBI != E; ++MBBI) {
|
|
|
|
const MachineBasicBlock &MBB = *MBBI;
|
|
|
|
for (MachineBasicBlock::const_iterator I = MBB.begin(),E = MBB.end(); I != E; ++I)
|
|
|
|
FnSize += GetInstSizeInBytes(I);
|
|
|
|
}
|
|
|
|
return FnSize;
|
|
|
|
}
|