mirror of
https://github.com/RPCS3/llvm.git
synced 2024-12-13 23:18:58 +00:00
Emit movq for 64-bit register to XMM register moves, but continue to accept
movd when assembling. git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@133452 91177308-0d34-0410-b5e6-96231b3b80d8
This commit is contained in:
parent
332d7e871c
commit
1bd15700a0
@ -2850,11 +2850,11 @@ def MOVDI2PDIrm : PDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
|
||||
[(set VR128:$dst,
|
||||
(v4i32 (scalar_to_vector (loadi32 addr:$src))))]>;
|
||||
def MOV64toPQIrr : RPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR64:$src),
|
||||
"mov{d|q}\t{$src, $dst|$dst, $src}",
|
||||
"movq\t{$src, $dst|$dst, $src}",
|
||||
[(set VR128:$dst,
|
||||
(v2i64 (scalar_to_vector GR64:$src)))]>;
|
||||
def MOV64toSDrr : RPDI<0x6E, MRMSrcReg, (outs FR64:$dst), (ins GR64:$src),
|
||||
"mov{d|q}\t{$src, $dst|$dst, $src}",
|
||||
"movq\t{$src, $dst|$dst, $src}",
|
||||
[(set FR64:$dst, (bitconvert GR64:$src))]>;
|
||||
|
||||
|
||||
@ -2895,7 +2895,7 @@ def MOVPDI2DImr : PDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, VR128:$src),
|
||||
(iPTR 0))), addr:$dst)]>;
|
||||
|
||||
def MOVPQIto64rr : RPDI<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128:$src),
|
||||
"mov{d|q}\t{$src, $dst|$dst, $src}",
|
||||
"movq\t{$src, $dst|$dst, $src}",
|
||||
[(set GR64:$dst, (vector_extract (v2i64 VR128:$src),
|
||||
(iPTR 0)))]>;
|
||||
def MOV64toSDrm : S3SI<0x7E, MRMSrcMem, (outs FR64:$dst), (ins i64mem:$src),
|
||||
@ -2903,7 +2903,7 @@ def MOV64toSDrm : S3SI<0x7E, MRMSrcMem, (outs FR64:$dst), (ins i64mem:$src),
|
||||
[(set FR64:$dst, (bitconvert (loadi64 addr:$src)))]>;
|
||||
|
||||
def MOVSDto64rr : RPDI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64:$src),
|
||||
"mov{d|q}\t{$src, $dst|$dst, $src}",
|
||||
"movq\t{$src, $dst|$dst, $src}",
|
||||
[(set GR64:$dst, (bitconvert FR64:$src))]>;
|
||||
def MOVSDto64mr : RPDI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64:$src),
|
||||
"movq\t{$src, $dst|$dst, $src}",
|
||||
@ -2931,7 +2931,7 @@ def VMOVZDI2PDIrr : VPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
|
||||
(v4i32 (scalar_to_vector GR32:$src)))))]>,
|
||||
VEX;
|
||||
def VMOVZQI2PQIrr : VPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR64:$src),
|
||||
"mov{d|q}\t{$src, $dst|$dst, $src}", // X86-64 only
|
||||
"movq\t{$src, $dst|$dst, $src}", // X86-64 only
|
||||
[(set VR128:$dst, (v2i64 (X86vzmovl
|
||||
(v2i64 (scalar_to_vector GR64:$src)))))]>,
|
||||
VEX, VEX_W;
|
||||
@ -2942,7 +2942,7 @@ def MOVZDI2PDIrr : PDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
|
||||
[(set VR128:$dst, (v4i32 (X86vzmovl
|
||||
(v4i32 (scalar_to_vector GR32:$src)))))]>;
|
||||
def MOVZQI2PQIrr : RPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR64:$src),
|
||||
"mov{d|q}\t{$src, $dst|$dst, $src}", // X86-64 only
|
||||
"movq\t{$src, $dst|$dst, $src}", // X86-64 only
|
||||
[(set VR128:$dst, (v2i64 (X86vzmovl
|
||||
(v2i64 (scalar_to_vector GR64:$src)))))]>;
|
||||
}
|
||||
@ -2968,6 +2968,21 @@ def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
|
||||
(MOVZDI2PDIrm addr:$src)>;
|
||||
}
|
||||
|
||||
// We used to emit this syntax to work around a bug in the Darwin assembler,
|
||||
// so we'll continue to assemble it.
|
||||
def : InstAlias<"movd\t{$src, $dst|$dst, $src}",
|
||||
(MOV64toPQIrr VR128:$dst, GR64:$src), 0>;
|
||||
def : InstAlias<"movd\t{$src, $dst|$dst, $src}",
|
||||
(MOV64toSDrr FR64:$dst, GR64:$src), 0>;
|
||||
def : InstAlias<"movd\t{$src, $dst|$dst, $src}",
|
||||
(MOVPQIto64rr GR64:$dst, VR128:$src), 0>;
|
||||
def : InstAlias<"movd\t{$src, $dst|$dst, $src}",
|
||||
(MOVSDto64rr GR64:$dst, FR64:$src), 0>;
|
||||
def : InstAlias<"movd\t{$src, $dst|$dst, $src}",
|
||||
(VMOVZQI2PQIrr VR128:$dst, GR64:$src), 0>;
|
||||
def : InstAlias<"movd\t{$src, $dst|$dst, $src}",
|
||||
(MOVZQI2PQIrr VR128:$dst, GR64:$src), 0>;
|
||||
|
||||
//===---------------------------------------------------------------------===//
|
||||
// SSE2 - Move Quadword
|
||||
//===---------------------------------------------------------------------===//
|
||||
|
@ -1,13 +1,31 @@
|
||||
; RUN: llc < %s -march=x86-64 | grep movd | count 2
|
||||
; RUN: llc < %s -march=x86-64 | FileCheck %s
|
||||
; RUN: llc < %s -march=x86-64 | not grep rsp
|
||||
|
||||
define i64 @test1(double %A) {
|
||||
; CHECK: test1
|
||||
; CHECK: movq
|
||||
%B = bitcast double %A to i64
|
||||
ret i64 %B
|
||||
}
|
||||
|
||||
define double @test2(i64 %A) {
|
||||
; CHECK: test2
|
||||
; CHECK: movq
|
||||
%B = bitcast i64 %A to double
|
||||
ret double %B
|
||||
}
|
||||
|
||||
define i32 @test3(float %A) {
|
||||
; CHECK: test3
|
||||
; CHECK: movd
|
||||
%B = bitcast float %A to i32
|
||||
ret i32 %B
|
||||
}
|
||||
|
||||
define float @test4(i32 %A) {
|
||||
; CHECK: test4
|
||||
; CHECK: movd
|
||||
%B = bitcast i32 %A to float
|
||||
ret float %B
|
||||
}
|
||||
|
||||
|
@ -1,7 +1,7 @@
|
||||
; RUN: llc < %s -mtriple=x86_64-linux | FileCheck %s
|
||||
; RUN: llc < %s -mtriple=x86_64-win32 | FileCheck %s
|
||||
; CHECK-NOT: movsd
|
||||
; CHECK: movd {{%rdi|%rcx}}, %xmm0
|
||||
; CHECK: movq {{%rdi|%rcx}}, %xmm0
|
||||
; CHECK-NOT: movsd
|
||||
|
||||
define <2 x i64> @test(i64 %i) nounwind {
|
||||
|
@ -1,4 +1,4 @@
|
||||
; RUN: llc < %s -march=x86-64 | grep movd | count 1
|
||||
; RUN: llc < %s -march=x86-64 | grep movq | count 1
|
||||
; RUN: llc < %s -march=x86-64 | grep {movlhps.*%xmm0, %xmm0}
|
||||
|
||||
define <2 x i64> @test3(i64 %A) nounwind {
|
||||
|
@ -1,6 +1,6 @@
|
||||
; RUN: llc < %s -march=x86 -mattr=+sse2 | grep movq
|
||||
; RUN: llc < %s -march=x86 -mattr=+sse2 | grep mov | count 1
|
||||
; RUN: llc < %s -march=x86-64 -mattr=+sse2 | grep movd
|
||||
; RUN: llc < %s -march=x86-64 -mattr=+sse2 | grep movq
|
||||
|
||||
define <2 x i64> @t1(i64 %x) nounwind {
|
||||
%tmp8 = insertelement <2 x i64> zeroinitializer, i64 %x, i32 0
|
||||
|
@ -1,7 +1,7 @@
|
||||
; RUN: llc < %s -march=x86 -mattr=+sse2
|
||||
; RUN: llc < %s -march=x86 -mattr=+sse2 | grep movd | count 1
|
||||
; RUN: llc < %s -march=x86-64 -mattr=+sse2 | grep movd | count 2
|
||||
; RUN: llc < %s -march=x86-64 -mattr=+sse2 | grep movq | count 3
|
||||
; RUN: llc < %s -march=x86-64 -mattr=+sse2 | grep movd | count 1
|
||||
; RUN: llc < %s -march=x86-64 -mattr=+sse2 | grep movq | count 4
|
||||
; RUN: llc < %s -march=x86 -mattr=+sse2 | not grep xor
|
||||
|
||||
define <4 x i32> @t1(i32 %a) nounwind {
|
||||
|
@ -1,7 +1,7 @@
|
||||
; RUN: llc < %s -mtriple=x86_64-linux | FileCheck %s
|
||||
; RUN: llc < %s -mtriple=x86_64-win32 | FileCheck %s
|
||||
; CHECK-NOT: xor
|
||||
; CHECK: movd {{%rdi|%rcx}}, %xmm0
|
||||
; CHECK: movq {{%rdi|%rcx}}, %xmm0
|
||||
; CHECK-NOT: xor
|
||||
; PR2108
|
||||
|
||||
|
@ -1128,3 +1128,11 @@ xsetbv // CHECK: xsetbv # encoding: [0x0f,0x01,0xd1]
|
||||
// CHECK: strq
|
||||
// CHECK: encoding: [0x48,0x0f,0x00,0xc8]
|
||||
str %rax
|
||||
|
||||
// CHECK: movq %rdi, %xmm0
|
||||
// CHECK: encoding: [0x66,0x48,0x0f,0x6e,0xc7]
|
||||
movq %rdi,%xmm0
|
||||
|
||||
// CHECK: movq %rdi, %xmm0
|
||||
// CHECK: encoding: [0x66,0x48,0x0f,0x6e,0xc7]
|
||||
movd %rdi,%xmm0
|
||||
|
@ -1444,9 +1444,9 @@ vdivpd -4(%rcx,%rbx,8), %xmm10, %xmm11
|
||||
// CHECK: encoding: [0xc5,0x79,0x7e,0x30]
|
||||
vmovd %xmm14, (%rax)
|
||||
|
||||
// CHECK: vmovd %rax, %xmm14
|
||||
// CHECK: encoding: [0xc4,0x61,0xf9,0x6e,0xf0]
|
||||
vmovd %rax, %xmm14
|
||||
// CHECK: vmovd %eax, %xmm14
|
||||
// CHECK: encoding: [0xc5,0x79,0x6e,0xf0]
|
||||
vmovd %eax, %xmm14
|
||||
|
||||
// CHECK: vmovq %xmm14, (%rax)
|
||||
// CHECK: encoding: [0xc5,0x79,0xd6,0x30]
|
||||
|
Loading…
Reference in New Issue
Block a user