mirror of
https://github.com/RPCS3/llvm.git
synced 2024-12-18 17:39:04 +00:00
Fix the opcode and the operands for the load instruction.
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@111885 91177308-0d34-0410-b5e6-96231b3b80d8
This commit is contained in:
parent
f06f309002
commit
2012c7bb7b
@ -415,10 +415,13 @@ bool ARMFastISel::ARMSelectLoad(const Instruction *I) {
|
|||||||
}
|
}
|
||||||
|
|
||||||
// FIXME: There is more than one register class in the world...
|
// FIXME: There is more than one register class in the world...
|
||||||
|
// TODO: Verify the additions above work, otherwise we'll need to add the
|
||||||
|
// offset instead of 0 and do all sorts of operand munging.
|
||||||
unsigned ResultReg = createResultReg(FixedRC);
|
unsigned ResultReg = createResultReg(FixedRC);
|
||||||
|
unsigned Opc = AFI->isThumb2Function() ? ARM::tLDR : ARM::LDR;
|
||||||
AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
|
AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
|
||||||
TII.get(ARM::LDR), ResultReg)
|
TII.get(Opc), ResultReg)
|
||||||
.addImm(0).addReg(Reg).addImm(Offset));
|
.addReg(Reg).addReg(0).addImm(0));
|
||||||
UpdateValueMap(I, ResultReg);
|
UpdateValueMap(I, ResultReg);
|
||||||
|
|
||||||
return true;
|
return true;
|
||||||
|
Loading…
Reference in New Issue
Block a user