mirror of
https://github.com/RPCS3/llvm.git
synced 2025-01-26 20:57:15 +00:00
It seems better to scalarize vectors of size 1 instead of widening them.
Add support to widen SETCC. git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@94342 91177308-0d34-0410-b5e6-96231b3b80d8
This commit is contained in:
parent
abb992d6a3
commit
6fb474bd3c
@ -609,6 +609,7 @@ private:
|
||||
SDValue WidenVecRes_SIGN_EXTEND_INREG(SDNode* N);
|
||||
SDValue WidenVecRes_SELECT(SDNode* N);
|
||||
SDValue WidenVecRes_SELECT_CC(SDNode* N);
|
||||
SDValue WidenVecRes_SETCC(SDNode* N);
|
||||
SDValue WidenVecRes_UNDEF(SDNode *N);
|
||||
SDValue WidenVecRes_VECTOR_SHUFFLE(ShuffleVectorSDNode *N);
|
||||
SDValue WidenVecRes_VSETCC(SDNode* N);
|
||||
|
@ -1172,6 +1172,7 @@ void DAGTypeLegalizer::WidenVectorResult(SDNode *N, unsigned ResNo) {
|
||||
case ISD::SIGN_EXTEND_INREG: Res = WidenVecRes_InregOp(N); break;
|
||||
case ISD::SELECT: Res = WidenVecRes_SELECT(N); break;
|
||||
case ISD::SELECT_CC: Res = WidenVecRes_SELECT_CC(N); break;
|
||||
case ISD::SETCC: Res = WidenVecRes_SETCC(N); break;
|
||||
case ISD::UNDEF: Res = WidenVecRes_UNDEF(N); break;
|
||||
case ISD::VECTOR_SHUFFLE:
|
||||
Res = WidenVecRes_VECTOR_SHUFFLE(cast<ShuffleVectorSDNode>(N));
|
||||
@ -1718,6 +1719,14 @@ SDValue DAGTypeLegalizer::WidenVecRes_SELECT_CC(SDNode *N) {
|
||||
N->getOperand(1), InOp1, InOp2, N->getOperand(4));
|
||||
}
|
||||
|
||||
SDValue DAGTypeLegalizer::WidenVecRes_SETCC(SDNode *N) {
|
||||
EVT WidenVT = TLI.getTypeToTransformTo(*DAG.getContext(), N->getValueType(0));
|
||||
SDValue InOp1 = GetWidenedVector(N->getOperand(0));
|
||||
SDValue InOp2 = GetWidenedVector(N->getOperand(1));
|
||||
return DAG.getNode(ISD::SETCC, N->getDebugLoc(), WidenVT,
|
||||
InOp1, InOp2, N->getOperand(2));
|
||||
}
|
||||
|
||||
SDValue DAGTypeLegalizer::WidenVecRes_UNDEF(SDNode *N) {
|
||||
EVT WidenVT = TLI.getTypeToTransformTo(*DAG.getContext(), N->getValueType(0));
|
||||
return DAG.getUNDEF(WidenVT);
|
||||
|
@ -682,7 +682,7 @@ void TargetLowering::computeRegisterProperties() {
|
||||
for (unsigned nVT = i+1; nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
|
||||
EVT SVT = (MVT::SimpleValueType)nVT;
|
||||
if (isTypeLegal(SVT) && SVT.getVectorElementType() == EltVT &&
|
||||
SVT.getVectorNumElements() > NElts) {
|
||||
SVT.getVectorNumElements() > NElts && NElts != 1) {
|
||||
TransformToType[i] = SVT;
|
||||
ValueTypeActions.setTypeAction(VT, Promote);
|
||||
IsLegalWiderType = true;
|
||||
|
22
test/CodeGen/X86/vsplit-and.ll
Normal file
22
test/CodeGen/X86/vsplit-and.ll
Normal file
@ -0,0 +1,22 @@
|
||||
; RUN: llc < %s -march=x86 -disable-mmx | FileCheck %s
|
||||
|
||||
|
||||
define void @t(<2 x i64>* %dst, <2 x i64> %src1, <2 x i64> %src2) nounwind readonly {
|
||||
; CHECK: andb
|
||||
%cmp1 = icmp ne <2 x i64> %src1, zeroinitializer
|
||||
%cmp2 = icmp ne <2 x i64> %src2, zeroinitializer
|
||||
%t1 = and <2 x i1> %cmp1, %cmp2
|
||||
%t2 = sext <2 x i1> %t1 to <2 x i64>
|
||||
store <2 x i64> %t2, <2 x i64>* %dst
|
||||
ret void
|
||||
}
|
||||
|
||||
define void @t2(<3 x i64>* %dst, <3 x i64> %src1, <3 x i64> %src2) nounwind readonly {
|
||||
; CHECK: andb
|
||||
%cmp1 = icmp ne <3 x i64> %src1, zeroinitializer
|
||||
%cmp2 = icmp ne <3 x i64> %src2, zeroinitializer
|
||||
%t1 = and <3 x i1> %cmp1, %cmp2
|
||||
%t2 = sext <3 x i1> %t1 to <3 x i64>
|
||||
store <3 x i64> %t2, <3 x i64>* %dst
|
||||
ret void
|
||||
}
|
Loading…
x
Reference in New Issue
Block a user