mirror of
https://github.com/RPCS3/llvm.git
synced 2024-11-25 04:39:51 +00:00
Fix PR7193: if sibling call address can take a register, make sure there are enough registers available by counting inreg arguments.
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@105092 91177308-0d34-0410-b5e6-96231b3b80d8
This commit is contained in:
parent
5a0d4fcb8d
commit
9c044674e6
@ -2427,6 +2427,24 @@ X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
|
||||
}
|
||||
}
|
||||
}
|
||||
|
||||
// If the tailcall address may be in a register, then make sure it's
|
||||
// possible to register allocate for it. In 32-bit, the call address can
|
||||
// only target EAX, EDX, or ECX since the tail call must be scheduled after
|
||||
// callee-saved registers are restored. In 64-bit, it's RAX, RCX, RDX, RSI,
|
||||
// RDI, R8, R9, R11.
|
||||
if (!isa<GlobalAddressSDNode>(Callee) &&
|
||||
!isa<ExternalSymbolSDNode>(Callee)) {
|
||||
unsigned Limit = Subtarget->is64Bit() ? 8 : 3;
|
||||
unsigned NumInRegs = 0;
|
||||
for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
|
||||
CCValAssign &VA = ArgLocs[i];
|
||||
if (VA.isRegLoc()) {
|
||||
if (++NumInRegs == Limit)
|
||||
return false;
|
||||
}
|
||||
}
|
||||
}
|
||||
}
|
||||
|
||||
return true;
|
||||
|
16
test/CodeGen/X86/sibcall-3.ll
Normal file
16
test/CodeGen/X86/sibcall-3.ll
Normal file
@ -0,0 +1,16 @@
|
||||
; RUN: llc < %s -mtriple=i386-unknown-unknown | FileCheck %s
|
||||
; PR7193
|
||||
|
||||
define void @t1(i8* inreg %dst, i8* inreg %src, i8* inreg %len) nounwind {
|
||||
; CHECK: t1:
|
||||
; CHECK: call 0
|
||||
tail call void null(i8* inreg %dst, i8* inreg %src, i8* inreg %len) nounwind
|
||||
ret void
|
||||
}
|
||||
|
||||
define void @t2(i8* inreg %dst, i8* inreg %src, i8* inreg %len) nounwind {
|
||||
; CHECK: t2:
|
||||
; CHECK: jmpl
|
||||
tail call void null(i8* inreg %dst, i8* inreg %src) nounwind
|
||||
ret void
|
||||
}
|
Loading…
Reference in New Issue
Block a user