mirror of
https://github.com/RPCS3/llvm.git
synced 2024-12-12 14:20:33 +00:00
[globalisel][tablegen] Skip src child predicates
The GlobalISel TableGen backend didn't check for predicates on the source children. This caused it to generate code for ARM patterns such as SMLABB or similar, but without properly checking for the sext_16_node part of the operands. This in turn meant that we would select SMLABB instead of MLA for simple sequences such as s32 + s32 * s32, which is wrong (we want a MLA on the full operands, not just their bottom 16 bits). This patch forces TableGen to skip patterns with predicates on the src children, so it doesn't generate code for SMLABB and other similar ARM instructions at all anymore. AArch64 and X86 are not affected. Differential Revision: https://reviews.llvm.org/D39554 git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@317313 91177308-0d34-0410-b5e6-96231b3b80d8
This commit is contained in:
parent
5281112161
commit
a7372f15c9
@ -1,6 +1,7 @@
|
||||
# RUN: llc -O0 -mtriple arm-- -global-isel -run-pass=instruction-select -verify-machineinstrs %s -o - | FileCheck %s
|
||||
--- |
|
||||
define void @test_mla() #0 { ret void }
|
||||
define void @test_mla_commutative() #0 { ret void }
|
||||
define void @test_mla_v5() #1 { ret void }
|
||||
|
||||
define void @test_mls() #2 { ret void }
|
||||
@ -45,6 +46,40 @@ body: |
|
||||
; CHECK: BX_RET 14, _, implicit %r0
|
||||
...
|
||||
---
|
||||
name: test_mla_commutative
|
||||
# CHECK-LABEL: name: test_mla_commutative
|
||||
legalized: true
|
||||
regBankSelected: true
|
||||
selected: false
|
||||
# CHECK: selected: true
|
||||
registers:
|
||||
- { id: 0, class: gprb }
|
||||
- { id: 1, class: gprb }
|
||||
- { id: 2, class: gprb }
|
||||
- { id: 3, class: gprb }
|
||||
- { id: 4, class: gprb }
|
||||
body: |
|
||||
bb.0:
|
||||
liveins: %r0, %r1, %r2
|
||||
|
||||
%0(s32) = COPY %r0
|
||||
%1(s32) = COPY %r1
|
||||
%2(s32) = COPY %r2
|
||||
; CHECK: [[VREGX:%[0-9]+]]:gprnopc = COPY %r0
|
||||
; CHECK: [[VREGY:%[0-9]+]]:gprnopc = COPY %r1
|
||||
; CHECK: [[VREGZ:%[0-9]+]]:gprnopc = COPY %r2
|
||||
|
||||
%3(s32) = G_MUL %0, %1
|
||||
%4(s32) = G_ADD %2, %3
|
||||
; CHECK: [[VREGR:%[0-9]+]]:gprnopc = MLA [[VREGX]], [[VREGY]], [[VREGZ]], 14, _, _
|
||||
|
||||
%r0 = COPY %4(s32)
|
||||
; CHECK: %r0 = COPY [[VREGR]]
|
||||
|
||||
BX_RET 14, _, implicit %r0
|
||||
; CHECK: BX_RET 14, _, implicit %r0
|
||||
...
|
||||
---
|
||||
name: test_mla_v5
|
||||
# CHECK-LABEL: name: test_mla_v5
|
||||
legalized: true
|
||||
|
@ -2629,6 +2629,9 @@ Error GlobalISelEmitter::importChildMatcher(RuleMatcher &Rule,
|
||||
return Error::success();
|
||||
}
|
||||
|
||||
if (SrcChild->hasAnyPredicate())
|
||||
return failedImport("Src pattern child has unsupported predicate");
|
||||
|
||||
// Check for constant immediates.
|
||||
if (auto *ChildInt = dyn_cast<IntInit>(SrcChild->getLeafValue())) {
|
||||
OM.addPredicate<ConstantIntOperandMatcher>(ChildInt->getValue());
|
||||
|
Loading…
Reference in New Issue
Block a user