mirror of
https://github.com/RPCS3/llvm.git
synced 2024-12-14 07:31:53 +00:00
67514e9066
This patch corrects the definition of umlal/smlal instructions and adds support for matching them to the ARM dag combiner. Bug 12213 Patch by Yin Ma! git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@163136 91177308-0d34-0410-b5e6-96231b3b80d8
45 lines
1.0 KiB
LLVM
45 lines
1.0 KiB
LLVM
; RUN: llc < %s -march=arm | FileCheck %s
|
|
; Check generated signed and unsigned multiply accumulate long.
|
|
|
|
define i64 @MACLongTest1(i32 %a, i32 %b, i64 %c) {
|
|
;CHECK: MACLongTest1:
|
|
;CHECK: umlal
|
|
%conv = zext i32 %a to i64
|
|
%conv1 = zext i32 %b to i64
|
|
%mul = mul i64 %conv1, %conv
|
|
%add = add i64 %mul, %c
|
|
ret i64 %add
|
|
}
|
|
|
|
define i64 @MACLongTest2(i32 %a, i32 %b, i64 %c) {
|
|
;CHECK: MACLongTest2:
|
|
;CHECK: smlal
|
|
%conv = sext i32 %a to i64
|
|
%conv1 = sext i32 %b to i64
|
|
%mul = mul nsw i64 %conv1, %conv
|
|
%add = add nsw i64 %mul, %c
|
|
ret i64 %add
|
|
}
|
|
|
|
define i64 @MACLongTest3(i32 %a, i32 %b, i32 %c) {
|
|
;CHECK: MACLongTest3:
|
|
;CHECK: umlal
|
|
%conv = zext i32 %b to i64
|
|
%conv1 = zext i32 %a to i64
|
|
%mul = mul i64 %conv, %conv1
|
|
%conv2 = zext i32 %c to i64
|
|
%add = add i64 %mul, %conv2
|
|
ret i64 %add
|
|
}
|
|
|
|
define i64 @MACLongTest4(i32 %a, i32 %b, i32 %c) {
|
|
;CHECK: MACLongTest4:
|
|
;CHECK: smlal
|
|
%conv = sext i32 %b to i64
|
|
%conv1 = sext i32 %a to i64
|
|
%mul = mul nsw i64 %conv, %conv1
|
|
%conv2 = sext i32 %c to i64
|
|
%add = add nsw i64 %mul, %conv2
|
|
ret i64 %add
|
|
}
|