mirror of
https://github.com/RPCS3/llvm.git
synced 2024-12-29 07:53:33 +00:00
f75a964173
Tests for r186574. git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@186580 91177308-0d34-0410-b5e6-96231b3b80d8
146 lines
5.2 KiB
LLVM
146 lines
5.2 KiB
LLVM
; RUN: llc < %s -mtriple=armv8 -mattr=+neon | FileCheck %s
|
|
define <4 x i32> @vcvtasq(<4 x float>* %A) {
|
|
; CHECK: vcvtasq
|
|
; CHECK: vcvta.s32.f32 q{{[0-9]+}}, q{{[0-9]+}}
|
|
%tmp1 = load <4 x float>* %A
|
|
%tmp2 = call <4 x i32> @llvm.arm.neon.vcvtas.v4i32.v4f32(<4 x float> %tmp1)
|
|
ret <4 x i32> %tmp2
|
|
}
|
|
|
|
define <2 x i32> @vcvtasd(<2 x float>* %A) {
|
|
; CHECK: vcvtasd
|
|
; CHECK: vcvta.s32.f32 d{{[0-9]+}}, d{{[0-9]+}}
|
|
%tmp1 = load <2 x float>* %A
|
|
%tmp2 = call <2 x i32> @llvm.arm.neon.vcvtas.v2i32.v2f32(<2 x float> %tmp1)
|
|
ret <2 x i32> %tmp2
|
|
}
|
|
|
|
define <4 x i32> @vcvtnsq(<4 x float>* %A) {
|
|
; CHECK: vcvtnsq
|
|
; CHECK: vcvtn.s32.f32 q{{[0-9]+}}, q{{[0-9]+}}
|
|
%tmp1 = load <4 x float>* %A
|
|
%tmp2 = call <4 x i32> @llvm.arm.neon.vcvtns.v4i32.v4f32(<4 x float> %tmp1)
|
|
ret <4 x i32> %tmp2
|
|
}
|
|
|
|
define <2 x i32> @vcvtnsd(<2 x float>* %A) {
|
|
; CHECK: vcvtnsd
|
|
; CHECK: vcvtn.s32.f32 d{{[0-9]+}}, d{{[0-9]+}}
|
|
%tmp1 = load <2 x float>* %A
|
|
%tmp2 = call <2 x i32> @llvm.arm.neon.vcvtns.v2i32.v2f32(<2 x float> %tmp1)
|
|
ret <2 x i32> %tmp2
|
|
}
|
|
|
|
define <4 x i32> @vcvtpsq(<4 x float>* %A) {
|
|
; CHECK: vcvtpsq
|
|
; CHECK: vcvtp.s32.f32 q{{[0-9]+}}, q{{[0-9]+}}
|
|
%tmp1 = load <4 x float>* %A
|
|
%tmp2 = call <4 x i32> @llvm.arm.neon.vcvtps.v4i32.v4f32(<4 x float> %tmp1)
|
|
ret <4 x i32> %tmp2
|
|
}
|
|
|
|
define <2 x i32> @vcvtpsd(<2 x float>* %A) {
|
|
; CHECK: vcvtpsd
|
|
; CHECK: vcvtp.s32.f32 d{{[0-9]+}}, d{{[0-9]+}}
|
|
%tmp1 = load <2 x float>* %A
|
|
%tmp2 = call <2 x i32> @llvm.arm.neon.vcvtps.v2i32.v2f32(<2 x float> %tmp1)
|
|
ret <2 x i32> %tmp2
|
|
}
|
|
|
|
define <4 x i32> @vcvtmsq(<4 x float>* %A) {
|
|
; CHECK: vcvtmsq
|
|
; CHECK: vcvtm.s32.f32 q{{[0-9]+}}, q{{[0-9]+}}
|
|
%tmp1 = load <4 x float>* %A
|
|
%tmp2 = call <4 x i32> @llvm.arm.neon.vcvtms.v4i32.v4f32(<4 x float> %tmp1)
|
|
ret <4 x i32> %tmp2
|
|
}
|
|
|
|
define <2 x i32> @vcvtmsd(<2 x float>* %A) {
|
|
; CHECK: vcvtmsd
|
|
; CHECK: vcvtm.s32.f32 d{{[0-9]+}}, d{{[0-9]+}}
|
|
%tmp1 = load <2 x float>* %A
|
|
%tmp2 = call <2 x i32> @llvm.arm.neon.vcvtms.v2i32.v2f32(<2 x float> %tmp1)
|
|
ret <2 x i32> %tmp2
|
|
}
|
|
|
|
define <4 x i32> @vcvtauq(<4 x float>* %A) {
|
|
; CHECK: vcvtauq
|
|
; CHECK: vcvta.u32.f32 q{{[0-9]+}}, q{{[0-9]+}}
|
|
%tmp1 = load <4 x float>* %A
|
|
%tmp2 = call <4 x i32> @llvm.arm.neon.vcvtau.v4i32.v4f32(<4 x float> %tmp1)
|
|
ret <4 x i32> %tmp2
|
|
}
|
|
|
|
define <2 x i32> @vcvtaud(<2 x float>* %A) {
|
|
; CHECK: vcvtaud
|
|
; CHECK: vcvta.u32.f32 d{{[0-9]+}}, d{{[0-9]+}}
|
|
%tmp1 = load <2 x float>* %A
|
|
%tmp2 = call <2 x i32> @llvm.arm.neon.vcvtau.v2i32.v2f32(<2 x float> %tmp1)
|
|
ret <2 x i32> %tmp2
|
|
}
|
|
|
|
define <4 x i32> @vcvtnuq(<4 x float>* %A) {
|
|
; CHECK: vcvtnuq
|
|
; CHECK: vcvtn.u32.f32 q{{[0-9]+}}, q{{[0-9]+}}
|
|
%tmp1 = load <4 x float>* %A
|
|
%tmp2 = call <4 x i32> @llvm.arm.neon.vcvtnu.v4i32.v4f32(<4 x float> %tmp1)
|
|
ret <4 x i32> %tmp2
|
|
}
|
|
|
|
define <2 x i32> @vcvtnud(<2 x float>* %A) {
|
|
; CHECK: vcvtnud
|
|
; CHECK: vcvtn.u32.f32 d{{[0-9]+}}, d{{[0-9]+}}
|
|
%tmp1 = load <2 x float>* %A
|
|
%tmp2 = call <2 x i32> @llvm.arm.neon.vcvtnu.v2i32.v2f32(<2 x float> %tmp1)
|
|
ret <2 x i32> %tmp2
|
|
}
|
|
|
|
define <4 x i32> @vcvtpuq(<4 x float>* %A) {
|
|
; CHECK: vcvtpuq
|
|
; CHECK: vcvtp.u32.f32 q{{[0-9]+}}, q{{[0-9]+}}
|
|
%tmp1 = load <4 x float>* %A
|
|
%tmp2 = call <4 x i32> @llvm.arm.neon.vcvtpu.v4i32.v4f32(<4 x float> %tmp1)
|
|
ret <4 x i32> %tmp2
|
|
}
|
|
|
|
define <2 x i32> @vcvtpud(<2 x float>* %A) {
|
|
; CHECK: vcvtpud
|
|
; CHECK: vcvtp.u32.f32 d{{[0-9]+}}, d{{[0-9]+}}
|
|
%tmp1 = load <2 x float>* %A
|
|
%tmp2 = call <2 x i32> @llvm.arm.neon.vcvtpu.v2i32.v2f32(<2 x float> %tmp1)
|
|
ret <2 x i32> %tmp2
|
|
}
|
|
|
|
define <4 x i32> @vcvtmuq(<4 x float>* %A) {
|
|
; CHECK: vcvtmuq
|
|
; CHECK: vcvtm.u32.f32 q{{[0-9]+}}, q{{[0-9]+}}
|
|
%tmp1 = load <4 x float>* %A
|
|
%tmp2 = call <4 x i32> @llvm.arm.neon.vcvtmu.v4i32.v4f32(<4 x float> %tmp1)
|
|
ret <4 x i32> %tmp2
|
|
}
|
|
|
|
define <2 x i32> @vcvtmud(<2 x float>* %A) {
|
|
; CHECK: vcvtmud
|
|
; CHECK: vcvtm.u32.f32 d{{[0-9]+}}, d{{[0-9]+}}
|
|
%tmp1 = load <2 x float>* %A
|
|
%tmp2 = call <2 x i32> @llvm.arm.neon.vcvtmu.v2i32.v2f32(<2 x float> %tmp1)
|
|
ret <2 x i32> %tmp2
|
|
}
|
|
|
|
declare <4 x i32> @llvm.arm.neon.vcvtas.v4i32.v4f32(<4 x float>) nounwind readnone
|
|
declare <2 x i32> @llvm.arm.neon.vcvtas.v2i32.v2f32(<2 x float>) nounwind readnone
|
|
declare <4 x i32> @llvm.arm.neon.vcvtns.v4i32.v4f32(<4 x float>) nounwind readnone
|
|
declare <2 x i32> @llvm.arm.neon.vcvtns.v2i32.v2f32(<2 x float>) nounwind readnone
|
|
declare <4 x i32> @llvm.arm.neon.vcvtps.v4i32.v4f32(<4 x float>) nounwind readnone
|
|
declare <2 x i32> @llvm.arm.neon.vcvtps.v2i32.v2f32(<2 x float>) nounwind readnone
|
|
declare <4 x i32> @llvm.arm.neon.vcvtms.v4i32.v4f32(<4 x float>) nounwind readnone
|
|
declare <2 x i32> @llvm.arm.neon.vcvtms.v2i32.v2f32(<2 x float>) nounwind readnone
|
|
declare <4 x i32> @llvm.arm.neon.vcvtau.v4i32.v4f32(<4 x float>) nounwind readnone
|
|
declare <2 x i32> @llvm.arm.neon.vcvtau.v2i32.v2f32(<2 x float>) nounwind readnone
|
|
declare <4 x i32> @llvm.arm.neon.vcvtnu.v4i32.v4f32(<4 x float>) nounwind readnone
|
|
declare <2 x i32> @llvm.arm.neon.vcvtnu.v2i32.v2f32(<2 x float>) nounwind readnone
|
|
declare <4 x i32> @llvm.arm.neon.vcvtpu.v4i32.v4f32(<4 x float>) nounwind readnone
|
|
declare <2 x i32> @llvm.arm.neon.vcvtpu.v2i32.v2f32(<2 x float>) nounwind readnone
|
|
declare <4 x i32> @llvm.arm.neon.vcvtmu.v4i32.v4f32(<4 x float>) nounwind readnone
|
|
declare <2 x i32> @llvm.arm.neon.vcvtmu.v2i32.v2f32(<2 x float>) nounwind readnone
|