mirror of
https://github.com/RPCS3/llvm.git
synced 2024-12-26 22:26:16 +00:00
922d314e8f
Adds an instruction itinerary to all x86 instructions, giving each a default latency of 1, using the InstrItinClass IIC_DEFAULT. Sets specific latencies for Atom for the instructions in files X86InstrCMovSetCC.td, X86InstrArithmetic.td, X86InstrControl.td, and X86InstrShiftRotate.td. The Atom latencies for the remainder of the x86 instructions will be set in subsequent patches. Adds a test to verify that the scheduler is working. Also changes the scheduling preference to "Hybrid" for i386 Atom, while leaving x86_64 as ILP. Patch by Preston Gurd! git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@149558 91177308-0d34-0410-b5e6-96231b3b80d8
29 lines
1.2 KiB
LLVM
29 lines
1.2 KiB
LLVM
; RUN: llc < %s -tailcallopt -mcpu=generic -mtriple=x86_64-linux -post-RA-scheduler=true | FileCheck %s
|
|
; RUN: llc < %s -tailcallopt -mcpu=generic -mtriple=x86_64-win32 -post-RA-scheduler=true | FileCheck %s
|
|
|
|
; FIXME: Redundant unused stack allocation could be eliminated.
|
|
; CHECK: subq ${{24|72|80}}, %rsp
|
|
|
|
; Check that lowered arguments on the stack do not overwrite each other.
|
|
; Add %in1 %p1 to a different temporary register (%eax).
|
|
; CHECK: movl [[A1:32|144]](%rsp), [[R1:%e..]]
|
|
; Move param %in1 to temp register (%r10d).
|
|
; CHECK: movl [[A2:40|152]](%rsp), [[R2:%[a-z0-9]+]]
|
|
; Add %in1 %p1 to a different temporary register (%eax).
|
|
; CHECK: addl {{%edi|%ecx}}, [[R1]]
|
|
; Move param %in2 to stack.
|
|
; CHECK: movl [[R2]], [[A1]](%rsp)
|
|
; Move result of addition to stack.
|
|
; CHECK: movl [[R1]], [[A2]](%rsp)
|
|
; Eventually, do a TAILCALL
|
|
; CHECK: TAILCALL
|
|
|
|
declare fastcc i32 @tailcallee(i32 %p1, i32 %p2, i32 %p3, i32 %p4, i32 %p5, i32 %p6, i32 %a, i32 %b) nounwind
|
|
|
|
define fastcc i32 @tailcaller(i32 %p1, i32 %p2, i32 %p3, i32 %p4, i32 %p5, i32 %p6, i32 %in1, i32 %in2) nounwind {
|
|
entry:
|
|
%tmp = add i32 %in1, %p1
|
|
%retval = tail call fastcc i32 @tailcallee(i32 %p1, i32 %p2, i32 %p3, i32 %p4, i32 %p5, i32 %p6, i32 %in2,i32 %tmp)
|
|
ret i32 %retval
|
|
}
|