mirror of
https://github.com/RPCS3/llvm.git
synced 2025-05-13 17:06:15 +00:00

They haven't been used for a long time. Patch by MathOnNapkins. git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@192099 91177308-0d34-0410-b5e6-96231b3b80d8
185 lines
6.4 KiB
C++
185 lines
6.4 KiB
C++
//===-- SparcRegisterInfo.cpp - SPARC Register Information ----------------===//
|
|
//
|
|
// The LLVM Compiler Infrastructure
|
|
//
|
|
// This file is distributed under the University of Illinois Open Source
|
|
// License. See LICENSE.TXT for details.
|
|
//
|
|
//===----------------------------------------------------------------------===//
|
|
//
|
|
// This file contains the SPARC implementation of the TargetRegisterInfo class.
|
|
//
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
#include "SparcRegisterInfo.h"
|
|
#include "Sparc.h"
|
|
#include "SparcMachineFunctionInfo.h"
|
|
#include "SparcSubtarget.h"
|
|
#include "llvm/ADT/BitVector.h"
|
|
#include "llvm/ADT/STLExtras.h"
|
|
#include "llvm/CodeGen/MachineFrameInfo.h"
|
|
#include "llvm/CodeGen/MachineFunction.h"
|
|
#include "llvm/CodeGen/MachineInstrBuilder.h"
|
|
#include "llvm/IR/Type.h"
|
|
#include "llvm/Support/CommandLine.h"
|
|
#include "llvm/Support/ErrorHandling.h"
|
|
#include "llvm/Target/TargetInstrInfo.h"
|
|
|
|
#define GET_REGINFO_TARGET_DESC
|
|
#include "SparcGenRegisterInfo.inc"
|
|
|
|
using namespace llvm;
|
|
|
|
static cl::opt<bool>
|
|
ReserveAppRegisters("sparc-reserve-app-registers", cl::Hidden, cl::init(false),
|
|
cl::desc("Reserve application registers (%g2-%g4)"));
|
|
|
|
SparcRegisterInfo::SparcRegisterInfo(SparcSubtarget &st)
|
|
: SparcGenRegisterInfo(SP::I7), Subtarget(st) {
|
|
}
|
|
|
|
const uint16_t* SparcRegisterInfo::getCalleeSavedRegs(const MachineFunction *MF)
|
|
const {
|
|
return CSR_SaveList;
|
|
}
|
|
|
|
const uint32_t*
|
|
SparcRegisterInfo::getCallPreservedMask(CallingConv::ID CC) const {
|
|
return CSR_RegMask;
|
|
}
|
|
|
|
const uint32_t*
|
|
SparcRegisterInfo::getRTCallPreservedMask(CallingConv::ID CC) const {
|
|
return RTCSR_RegMask;
|
|
}
|
|
|
|
BitVector SparcRegisterInfo::getReservedRegs(const MachineFunction &MF) const {
|
|
BitVector Reserved(getNumRegs());
|
|
// FIXME: G1 reserved for now for large imm generation by frame code.
|
|
Reserved.set(SP::G1);
|
|
|
|
// G1-G4 can be used in applications.
|
|
if (ReserveAppRegisters) {
|
|
Reserved.set(SP::G2);
|
|
Reserved.set(SP::G3);
|
|
Reserved.set(SP::G4);
|
|
}
|
|
// G5 is not reserved in 64 bit mode.
|
|
if (!Subtarget.is64Bit())
|
|
Reserved.set(SP::G5);
|
|
|
|
Reserved.set(SP::O6);
|
|
Reserved.set(SP::I6);
|
|
Reserved.set(SP::I7);
|
|
Reserved.set(SP::G0);
|
|
Reserved.set(SP::G6);
|
|
Reserved.set(SP::G7);
|
|
|
|
// Unaliased double registers are not available in non-V9 targets.
|
|
if (!Subtarget.isV9()) {
|
|
for (unsigned n = 0; n != 16; ++n) {
|
|
for (MCRegAliasIterator AI(SP::D16 + n, this, true); AI.isValid(); ++AI)
|
|
Reserved.set(*AI);
|
|
}
|
|
}
|
|
|
|
return Reserved;
|
|
}
|
|
|
|
const TargetRegisterClass*
|
|
SparcRegisterInfo::getPointerRegClass(const MachineFunction &MF,
|
|
unsigned Kind) const {
|
|
return Subtarget.is64Bit() ? &SP::I64RegsRegClass : &SP::IntRegsRegClass;
|
|
}
|
|
|
|
static void replaceFI(MachineFunction &MF,
|
|
MachineBasicBlock::iterator II,
|
|
MachineInstr &MI,
|
|
DebugLoc dl,
|
|
unsigned FIOperandNum, int Offset,
|
|
unsigned FramePtr)
|
|
{
|
|
// Replace frame index with a frame pointer reference.
|
|
if (Offset >= -4096 && Offset <= 4095) {
|
|
// If the offset is small enough to fit in the immediate field, directly
|
|
// encode it.
|
|
MI.getOperand(FIOperandNum).ChangeToRegister(FramePtr, false);
|
|
MI.getOperand(FIOperandNum + 1).ChangeToImmediate(Offset);
|
|
} else {
|
|
// Otherwise, emit a G1 = SETHI %hi(offset). FIXME: it would be better to
|
|
// scavenge a register here instead of reserving G1 all of the time.
|
|
const TargetInstrInfo &TII = *MF.getTarget().getInstrInfo();
|
|
unsigned OffHi = (unsigned)Offset >> 10U;
|
|
BuildMI(*MI.getParent(), II, dl, TII.get(SP::SETHIi), SP::G1).addImm(OffHi);
|
|
// Emit G1 = G1 + I6
|
|
BuildMI(*MI.getParent(), II, dl, TII.get(SP::ADDrr), SP::G1).addReg(SP::G1)
|
|
.addReg(FramePtr);
|
|
// Insert: G1+%lo(offset) into the user.
|
|
MI.getOperand(FIOperandNum).ChangeToRegister(SP::G1, false);
|
|
MI.getOperand(FIOperandNum + 1).ChangeToImmediate(Offset & ((1 << 10)-1));
|
|
}
|
|
}
|
|
|
|
|
|
void
|
|
SparcRegisterInfo::eliminateFrameIndex(MachineBasicBlock::iterator II,
|
|
int SPAdj, unsigned FIOperandNum,
|
|
RegScavenger *RS) const {
|
|
assert(SPAdj == 0 && "Unexpected");
|
|
|
|
MachineInstr &MI = *II;
|
|
DebugLoc dl = MI.getDebugLoc();
|
|
int FrameIndex = MI.getOperand(FIOperandNum).getIndex();
|
|
|
|
// Addressable stack objects are accessed using neg. offsets from %fp
|
|
MachineFunction &MF = *MI.getParent()->getParent();
|
|
int64_t Offset = MF.getFrameInfo()->getObjectOffset(FrameIndex) +
|
|
MI.getOperand(FIOperandNum + 1).getImm() +
|
|
Subtarget.getStackPointerBias();
|
|
SparcMachineFunctionInfo *FuncInfo = MF.getInfo<SparcMachineFunctionInfo>();
|
|
unsigned FramePtr = SP::I6;
|
|
if (FuncInfo->isLeafProc()) {
|
|
// Use %sp and adjust offset if needed.
|
|
FramePtr = SP::O6;
|
|
int stackSize = MF.getFrameInfo()->getStackSize();
|
|
Offset += (stackSize) ? Subtarget.getAdjustedFrameSize(stackSize) : 0 ;
|
|
}
|
|
|
|
if (!Subtarget.isV9() || !Subtarget.hasHardQuad()) {
|
|
if (MI.getOpcode() == SP::STQFri) {
|
|
const TargetInstrInfo &TII = *MF.getTarget().getInstrInfo();
|
|
unsigned SrcReg = MI.getOperand(2).getReg();
|
|
unsigned SrcEvenReg = getSubReg(SrcReg, SP::sub_even64);
|
|
unsigned SrcOddReg = getSubReg(SrcReg, SP::sub_odd64);
|
|
MachineInstr *StMI =
|
|
BuildMI(*MI.getParent(), II, dl, TII.get(SP::STDFri))
|
|
.addReg(FramePtr).addImm(0).addReg(SrcEvenReg);
|
|
replaceFI(MF, II, *StMI, dl, 0, Offset, FramePtr);
|
|
MI.setDesc(TII.get(SP::STDFri));
|
|
MI.getOperand(2).setReg(SrcOddReg);
|
|
Offset += 8;
|
|
} else if (MI.getOpcode() == SP::LDQFri) {
|
|
const TargetInstrInfo &TII = *MF.getTarget().getInstrInfo();
|
|
unsigned DestReg = MI.getOperand(0).getReg();
|
|
unsigned DestEvenReg = getSubReg(DestReg, SP::sub_even64);
|
|
unsigned DestOddReg = getSubReg(DestReg, SP::sub_odd64);
|
|
MachineInstr *StMI =
|
|
BuildMI(*MI.getParent(), II, dl, TII.get(SP::LDDFri), DestEvenReg)
|
|
.addReg(FramePtr).addImm(0);
|
|
replaceFI(MF, II, *StMI, dl, 1, Offset, FramePtr);
|
|
|
|
MI.setDesc(TII.get(SP::LDDFri));
|
|
MI.getOperand(0).setReg(DestOddReg);
|
|
Offset += 8;
|
|
}
|
|
}
|
|
|
|
replaceFI(MF, II, MI, dl, FIOperandNum, Offset, FramePtr);
|
|
|
|
}
|
|
|
|
unsigned SparcRegisterInfo::getFrameRegister(const MachineFunction &MF) const {
|
|
return SP::I6;
|
|
}
|
|
|