2008-01-01 20:36:19 +00:00
|
|
|
//===-- lib/CodeGen/MachineInstr.cpp --------------------------------------===//
|
2005-04-21 22:36:52 +00:00
|
|
|
//
|
2003-10-20 19:43:21 +00:00
|
|
|
// The LLVM Compiler Infrastructure
|
|
|
|
//
|
2007-12-29 20:36:04 +00:00
|
|
|
// This file is distributed under the University of Illinois Open Source
|
|
|
|
// License. See LICENSE.TXT for details.
|
2005-04-21 22:36:52 +00:00
|
|
|
//
|
2003-10-20 19:43:21 +00:00
|
|
|
//===----------------------------------------------------------------------===//
|
2004-02-13 04:39:32 +00:00
|
|
|
//
|
|
|
|
// Methods common to all machine instructions.
|
|
|
|
//
|
2002-08-09 20:08:06 +00:00
|
|
|
//===----------------------------------------------------------------------===//
|
2001-07-21 12:41:50 +00:00
|
|
|
|
2008-02-14 07:39:30 +00:00
|
|
|
#include "llvm/Constants.h"
|
2001-09-07 17:18:30 +00:00
|
|
|
#include "llvm/CodeGen/MachineInstr.h"
|
2007-12-31 04:13:23 +00:00
|
|
|
#include "llvm/Value.h"
|
2004-02-19 16:17:08 +00:00
|
|
|
#include "llvm/CodeGen/MachineFunction.h"
|
2008-01-01 01:12:31 +00:00
|
|
|
#include "llvm/CodeGen/MachineRegisterInfo.h"
|
2008-02-06 22:27:42 +00:00
|
|
|
#include "llvm/CodeGen/PseudoSourceValue.h"
|
2002-10-30 00:48:05 +00:00
|
|
|
#include "llvm/Target/TargetMachine.h"
|
2008-01-31 09:59:15 +00:00
|
|
|
#include "llvm/Target/TargetInstrInfo.h"
|
2008-01-07 07:42:25 +00:00
|
|
|
#include "llvm/Target/TargetInstrDesc.h"
|
2008-02-10 18:45:23 +00:00
|
|
|
#include "llvm/Target/TargetRegisterInfo.h"
|
2008-07-17 23:49:46 +00:00
|
|
|
#include "llvm/Support/LeakDetector.h"
|
2008-07-07 20:32:02 +00:00
|
|
|
#include "llvm/Support/MathExtras.h"
|
2006-11-28 22:48:48 +00:00
|
|
|
#include "llvm/Support/Streams.h"
|
2008-08-24 20:37:32 +00:00
|
|
|
#include "llvm/Support/raw_ostream.h"
|
2008-08-20 15:58:01 +00:00
|
|
|
#include "llvm/ADT/FoldingSet.h"
|
2006-12-15 22:57:14 +00:00
|
|
|
#include <ostream>
|
2004-02-23 18:38:20 +00:00
|
|
|
using namespace llvm;
|
2003-11-11 22:41:34 +00:00
|
|
|
|
2007-12-30 21:56:09 +00:00
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
// MachineOperand Implementation
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
2008-01-01 01:12:31 +00:00
|
|
|
/// AddRegOperandToRegInfo - Add this register operand to the specified
|
|
|
|
/// MachineRegisterInfo. If it is null, then the next/prev fields should be
|
|
|
|
/// explicitly nulled out.
|
|
|
|
void MachineOperand::AddRegOperandToRegInfo(MachineRegisterInfo *RegInfo) {
|
|
|
|
assert(isReg() && "Can only add reg operand to use lists");
|
|
|
|
|
|
|
|
// If the reginfo pointer is null, just explicitly null out or next/prev
|
|
|
|
// pointers, to ensure they are not garbage.
|
|
|
|
if (RegInfo == 0) {
|
|
|
|
Contents.Reg.Prev = 0;
|
|
|
|
Contents.Reg.Next = 0;
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
// Otherwise, add this operand to the head of the registers use/def list.
|
2008-01-01 21:08:22 +00:00
|
|
|
MachineOperand **Head = &RegInfo->getRegUseDefListHead(getReg());
|
2008-01-01 01:12:31 +00:00
|
|
|
|
2008-01-01 21:08:22 +00:00
|
|
|
// For SSA values, we prefer to keep the definition at the start of the list.
|
|
|
|
// we do this by skipping over the definition if it is at the head of the
|
|
|
|
// list.
|
|
|
|
if (*Head && (*Head)->isDef())
|
|
|
|
Head = &(*Head)->Contents.Reg.Next;
|
|
|
|
|
|
|
|
Contents.Reg.Next = *Head;
|
2008-01-01 01:12:31 +00:00
|
|
|
if (Contents.Reg.Next) {
|
|
|
|
assert(getReg() == Contents.Reg.Next->getReg() &&
|
|
|
|
"Different regs on the same list!");
|
|
|
|
Contents.Reg.Next->Contents.Reg.Prev = &Contents.Reg.Next;
|
|
|
|
}
|
|
|
|
|
2008-01-01 21:08:22 +00:00
|
|
|
Contents.Reg.Prev = Head;
|
|
|
|
*Head = this;
|
2008-01-01 01:12:31 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
void MachineOperand::setReg(unsigned Reg) {
|
|
|
|
if (getReg() == Reg) return; // No change.
|
|
|
|
|
|
|
|
// Otherwise, we have to change the register. If this operand is embedded
|
|
|
|
// into a machine function, we need to update the old and new register's
|
|
|
|
// use/def lists.
|
|
|
|
if (MachineInstr *MI = getParent())
|
|
|
|
if (MachineBasicBlock *MBB = MI->getParent())
|
|
|
|
if (MachineFunction *MF = MBB->getParent()) {
|
|
|
|
RemoveRegOperandFromRegInfo();
|
|
|
|
Contents.Reg.RegNo = Reg;
|
|
|
|
AddRegOperandToRegInfo(&MF->getRegInfo());
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
// Otherwise, just change the register, no problem. :)
|
|
|
|
Contents.Reg.RegNo = Reg;
|
|
|
|
}
|
|
|
|
|
|
|
|
/// ChangeToImmediate - Replace this operand with a new immediate operand of
|
|
|
|
/// the specified value. If an operand is known to be an immediate already,
|
|
|
|
/// the setImm method should be used.
|
|
|
|
void MachineOperand::ChangeToImmediate(int64_t ImmVal) {
|
|
|
|
// If this operand is currently a register operand, and if this is in a
|
|
|
|
// function, deregister the operand from the register's use/def list.
|
|
|
|
if (isReg() && getParent() && getParent()->getParent() &&
|
|
|
|
getParent()->getParent()->getParent())
|
|
|
|
RemoveRegOperandFromRegInfo();
|
|
|
|
|
|
|
|
OpKind = MO_Immediate;
|
|
|
|
Contents.ImmVal = ImmVal;
|
|
|
|
}
|
|
|
|
|
|
|
|
/// ChangeToRegister - Replace this operand with a new register operand of
|
|
|
|
/// the specified value. If an operand is known to be an register already,
|
|
|
|
/// the setReg method should be used.
|
|
|
|
void MachineOperand::ChangeToRegister(unsigned Reg, bool isDef, bool isImp,
|
|
|
|
bool isKill, bool isDead) {
|
|
|
|
// If this operand is already a register operand, use setReg to update the
|
|
|
|
// register's use/def lists.
|
|
|
|
if (isReg()) {
|
|
|
|
setReg(Reg);
|
|
|
|
} else {
|
|
|
|
// Otherwise, change this to a register and set the reg#.
|
|
|
|
OpKind = MO_Register;
|
|
|
|
Contents.Reg.RegNo = Reg;
|
|
|
|
|
|
|
|
// If this operand is embedded in a function, add the operand to the
|
|
|
|
// register's use/def list.
|
|
|
|
if (MachineInstr *MI = getParent())
|
|
|
|
if (MachineBasicBlock *MBB = MI->getParent())
|
|
|
|
if (MachineFunction *MF = MBB->getParent())
|
|
|
|
AddRegOperandToRegInfo(&MF->getRegInfo());
|
|
|
|
}
|
|
|
|
|
|
|
|
IsDef = isDef;
|
|
|
|
IsImp = isImp;
|
|
|
|
IsKill = isKill;
|
|
|
|
IsDead = isDead;
|
|
|
|
SubReg = 0;
|
|
|
|
}
|
|
|
|
|
2007-12-30 21:56:09 +00:00
|
|
|
/// isIdenticalTo - Return true if this operand is identical to the specified
|
|
|
|
/// operand.
|
|
|
|
bool MachineOperand::isIdenticalTo(const MachineOperand &Other) const {
|
|
|
|
if (getType() != Other.getType()) return false;
|
|
|
|
|
|
|
|
switch (getType()) {
|
|
|
|
default: assert(0 && "Unrecognized operand type");
|
|
|
|
case MachineOperand::MO_Register:
|
|
|
|
return getReg() == Other.getReg() && isDef() == Other.isDef() &&
|
|
|
|
getSubReg() == Other.getSubReg();
|
|
|
|
case MachineOperand::MO_Immediate:
|
|
|
|
return getImm() == Other.getImm();
|
2008-02-14 07:39:30 +00:00
|
|
|
case MachineOperand::MO_FPImmediate:
|
|
|
|
return getFPImm() == Other.getFPImm();
|
2007-12-30 21:56:09 +00:00
|
|
|
case MachineOperand::MO_MachineBasicBlock:
|
|
|
|
return getMBB() == Other.getMBB();
|
|
|
|
case MachineOperand::MO_FrameIndex:
|
2007-12-30 23:10:15 +00:00
|
|
|
return getIndex() == Other.getIndex();
|
2007-12-30 21:56:09 +00:00
|
|
|
case MachineOperand::MO_ConstantPoolIndex:
|
2007-12-30 23:10:15 +00:00
|
|
|
return getIndex() == Other.getIndex() && getOffset() == Other.getOffset();
|
2007-12-30 21:56:09 +00:00
|
|
|
case MachineOperand::MO_JumpTableIndex:
|
2007-12-30 23:10:15 +00:00
|
|
|
return getIndex() == Other.getIndex();
|
2007-12-30 21:56:09 +00:00
|
|
|
case MachineOperand::MO_GlobalAddress:
|
|
|
|
return getGlobal() == Other.getGlobal() && getOffset() == Other.getOffset();
|
|
|
|
case MachineOperand::MO_ExternalSymbol:
|
|
|
|
return !strcmp(getSymbolName(), Other.getSymbolName()) &&
|
|
|
|
getOffset() == Other.getOffset();
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/// print - Print the specified machine operand.
|
|
|
|
///
|
|
|
|
void MachineOperand::print(std::ostream &OS, const TargetMachine *TM) const {
|
|
|
|
switch (getType()) {
|
|
|
|
case MachineOperand::MO_Register:
|
2008-02-10 18:45:23 +00:00
|
|
|
if (getReg() == 0 || TargetRegisterInfo::isVirtualRegister(getReg())) {
|
2007-12-30 21:56:09 +00:00
|
|
|
OS << "%reg" << getReg();
|
|
|
|
} else {
|
|
|
|
// If the instruction is embedded into a basic block, we can find the
|
2008-01-01 01:12:31 +00:00
|
|
|
// target info for the instruction.
|
2007-12-30 21:56:09 +00:00
|
|
|
if (TM == 0)
|
|
|
|
if (const MachineInstr *MI = getParent())
|
|
|
|
if (const MachineBasicBlock *MBB = MI->getParent())
|
|
|
|
if (const MachineFunction *MF = MBB->getParent())
|
|
|
|
TM = &MF->getTarget();
|
|
|
|
|
|
|
|
if (TM)
|
2008-02-26 21:47:57 +00:00
|
|
|
OS << "%" << TM->getRegisterInfo()->get(getReg()).Name;
|
2007-12-30 21:56:09 +00:00
|
|
|
else
|
|
|
|
OS << "%mreg" << getReg();
|
|
|
|
}
|
|
|
|
|
|
|
|
if (isDef() || isKill() || isDead() || isImplicit()) {
|
|
|
|
OS << "<";
|
|
|
|
bool NeedComma = false;
|
|
|
|
if (isImplicit()) {
|
|
|
|
OS << (isDef() ? "imp-def" : "imp-use");
|
|
|
|
NeedComma = true;
|
|
|
|
} else if (isDef()) {
|
|
|
|
OS << "def";
|
|
|
|
NeedComma = true;
|
|
|
|
}
|
|
|
|
if (isKill() || isDead()) {
|
2008-02-24 00:56:13 +00:00
|
|
|
if (NeedComma) OS << ",";
|
|
|
|
if (isKill()) OS << "kill";
|
|
|
|
if (isDead()) OS << "dead";
|
2007-12-30 21:56:09 +00:00
|
|
|
}
|
|
|
|
OS << ">";
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
case MachineOperand::MO_Immediate:
|
|
|
|
OS << getImm();
|
|
|
|
break;
|
2008-02-14 07:39:30 +00:00
|
|
|
case MachineOperand::MO_FPImmediate:
|
|
|
|
if (getFPImm()->getType() == Type::FloatTy) {
|
|
|
|
OS << getFPImm()->getValueAPF().convertToFloat();
|
|
|
|
} else {
|
|
|
|
OS << getFPImm()->getValueAPF().convertToDouble();
|
|
|
|
}
|
|
|
|
break;
|
2007-12-30 21:56:09 +00:00
|
|
|
case MachineOperand::MO_MachineBasicBlock:
|
|
|
|
OS << "mbb<"
|
2007-12-30 23:10:15 +00:00
|
|
|
<< ((Value*)getMBB()->getBasicBlock())->getName()
|
|
|
|
<< "," << (void*)getMBB() << ">";
|
2007-12-30 21:56:09 +00:00
|
|
|
break;
|
|
|
|
case MachineOperand::MO_FrameIndex:
|
2007-12-30 23:10:15 +00:00
|
|
|
OS << "<fi#" << getIndex() << ">";
|
2007-12-30 21:56:09 +00:00
|
|
|
break;
|
|
|
|
case MachineOperand::MO_ConstantPoolIndex:
|
2007-12-30 23:10:15 +00:00
|
|
|
OS << "<cp#" << getIndex();
|
2007-12-30 21:56:09 +00:00
|
|
|
if (getOffset()) OS << "+" << getOffset();
|
|
|
|
OS << ">";
|
|
|
|
break;
|
|
|
|
case MachineOperand::MO_JumpTableIndex:
|
2007-12-30 23:10:15 +00:00
|
|
|
OS << "<jt#" << getIndex() << ">";
|
2007-12-30 21:56:09 +00:00
|
|
|
break;
|
|
|
|
case MachineOperand::MO_GlobalAddress:
|
|
|
|
OS << "<ga:" << ((Value*)getGlobal())->getName();
|
|
|
|
if (getOffset()) OS << "+" << getOffset();
|
|
|
|
OS << ">";
|
|
|
|
break;
|
|
|
|
case MachineOperand::MO_ExternalSymbol:
|
|
|
|
OS << "<es:" << getSymbolName();
|
|
|
|
if (getOffset()) OS << "+" << getOffset();
|
|
|
|
OS << ">";
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
assert(0 && "Unrecognized operand type");
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2008-07-07 20:32:02 +00:00
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
// MachineMemOperand Implementation
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
|
|
|
MachineMemOperand::MachineMemOperand(const Value *v, unsigned int f,
|
|
|
|
int64_t o, uint64_t s, unsigned int a)
|
|
|
|
: Offset(o), Size(s), V(v),
|
|
|
|
Flags((f & 7) | ((Log2_32(a) + 1) << 3)) {
|
2008-07-08 23:47:04 +00:00
|
|
|
assert(isPowerOf2_32(a) && "Alignment is not a power of 2!");
|
2008-07-16 15:56:42 +00:00
|
|
|
assert((isLoad() || isStore()) && "Not a load/store!");
|
2008-07-07 20:32:02 +00:00
|
|
|
}
|
|
|
|
|
2008-08-20 15:58:01 +00:00
|
|
|
/// Profile - Gather unique data for the object.
|
|
|
|
///
|
|
|
|
void MachineMemOperand::Profile(FoldingSetNodeID &ID) const {
|
|
|
|
ID.AddInteger(Offset);
|
|
|
|
ID.AddInteger(Size);
|
|
|
|
ID.AddPointer(V);
|
|
|
|
ID.AddInteger(Flags);
|
|
|
|
}
|
|
|
|
|
2007-12-30 21:56:09 +00:00
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
// MachineInstr Implementation
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
2006-11-27 23:37:22 +00:00
|
|
|
/// MachineInstr ctor - This constructor creates a dummy MachineInstr with
|
2006-11-30 07:08:44 +00:00
|
|
|
/// TID NULL and no operands.
|
2006-11-27 23:37:22 +00:00
|
|
|
MachineInstr::MachineInstr()
|
2007-12-31 04:56:33 +00:00
|
|
|
: TID(0), NumImplicitOps(0), Parent(0) {
|
2008-07-17 23:49:46 +00:00
|
|
|
// Make sure that we get added to a machine basicblock
|
|
|
|
LeakDetector::addGarbageObject(this);
|
2002-10-28 20:59:49 +00:00
|
|
|
}
|
|
|
|
|
2006-11-30 07:08:44 +00:00
|
|
|
void MachineInstr::addImplicitDefUseOperands() {
|
|
|
|
if (TID->ImplicitDefs)
|
2007-12-30 00:12:25 +00:00
|
|
|
for (const unsigned *ImpDefs = TID->ImplicitDefs; *ImpDefs; ++ImpDefs)
|
2007-12-30 00:41:17 +00:00
|
|
|
addOperand(MachineOperand::CreateReg(*ImpDefs, true, true));
|
2006-11-30 07:08:44 +00:00
|
|
|
if (TID->ImplicitUses)
|
2007-12-30 00:12:25 +00:00
|
|
|
for (const unsigned *ImpUses = TID->ImplicitUses; *ImpUses; ++ImpUses)
|
2007-12-30 00:41:17 +00:00
|
|
|
addOperand(MachineOperand::CreateReg(*ImpUses, false, true));
|
2006-11-13 23:34:06 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
/// MachineInstr ctor - This constructor create a MachineInstr and add the
|
2006-11-27 23:37:22 +00:00
|
|
|
/// implicit operands. It reserves space for number of operands specified by
|
2008-01-07 07:27:27 +00:00
|
|
|
/// TargetInstrDesc or the numOperands if it is not zero. (for
|
2006-11-27 23:37:22 +00:00
|
|
|
/// instructions with variable number of operands).
|
2008-01-07 07:27:27 +00:00
|
|
|
MachineInstr::MachineInstr(const TargetInstrDesc &tid, bool NoImp)
|
2007-12-31 04:56:33 +00:00
|
|
|
: TID(&tid), NumImplicitOps(0), Parent(0) {
|
2008-01-07 03:13:06 +00:00
|
|
|
if (!NoImp && TID->getImplicitDefs())
|
|
|
|
for (const unsigned *ImpDefs = TID->getImplicitDefs(); *ImpDefs; ++ImpDefs)
|
2006-11-13 23:34:06 +00:00
|
|
|
NumImplicitOps++;
|
2008-01-07 03:13:06 +00:00
|
|
|
if (!NoImp && TID->getImplicitUses())
|
|
|
|
for (const unsigned *ImpUses = TID->getImplicitUses(); *ImpUses; ++ImpUses)
|
2006-11-13 23:34:06 +00:00
|
|
|
NumImplicitOps++;
|
2008-01-07 03:13:06 +00:00
|
|
|
Operands.reserve(NumImplicitOps + TID->getNumOperands());
|
2007-10-13 02:23:01 +00:00
|
|
|
if (!NoImp)
|
|
|
|
addImplicitDefUseOperands();
|
2008-07-17 23:49:46 +00:00
|
|
|
// Make sure that we get added to a machine basicblock
|
|
|
|
LeakDetector::addGarbageObject(this);
|
2006-11-13 23:34:06 +00:00
|
|
|
}
|
|
|
|
|
2002-10-29 23:19:00 +00:00
|
|
|
/// MachineInstr ctor - Work exactly the same as the ctor above, except that the
|
|
|
|
/// MachineInstr is created and added to the end of the specified basic block.
|
|
|
|
///
|
2006-11-27 23:37:22 +00:00
|
|
|
MachineInstr::MachineInstr(MachineBasicBlock *MBB,
|
2008-01-07 07:27:27 +00:00
|
|
|
const TargetInstrDesc &tid)
|
2007-12-31 04:56:33 +00:00
|
|
|
: TID(&tid), NumImplicitOps(0), Parent(0) {
|
2002-10-29 23:19:00 +00:00
|
|
|
assert(MBB && "Cannot use inserting ctor with null basic block!");
|
2006-11-30 07:08:44 +00:00
|
|
|
if (TID->ImplicitDefs)
|
2008-01-07 03:13:06 +00:00
|
|
|
for (const unsigned *ImpDefs = TID->getImplicitDefs(); *ImpDefs; ++ImpDefs)
|
2006-11-13 23:34:06 +00:00
|
|
|
NumImplicitOps++;
|
2006-11-30 07:08:44 +00:00
|
|
|
if (TID->ImplicitUses)
|
2008-01-07 03:13:06 +00:00
|
|
|
for (const unsigned *ImpUses = TID->getImplicitUses(); *ImpUses; ++ImpUses)
|
2006-11-13 23:34:06 +00:00
|
|
|
NumImplicitOps++;
|
2008-01-07 03:13:06 +00:00
|
|
|
Operands.reserve(NumImplicitOps + TID->getNumOperands());
|
2006-11-30 07:08:44 +00:00
|
|
|
addImplicitDefUseOperands();
|
2008-07-17 23:49:46 +00:00
|
|
|
// Make sure that we get added to a machine basicblock
|
|
|
|
LeakDetector::addGarbageObject(this);
|
2002-10-29 23:19:00 +00:00
|
|
|
MBB->push_back(this); // Add instruction to end of basic block!
|
|
|
|
}
|
|
|
|
|
2004-07-09 14:45:17 +00:00
|
|
|
/// MachineInstr ctor - Copies MachineInstr arg exactly
|
|
|
|
///
|
2008-07-19 00:37:25 +00:00
|
|
|
MachineInstr::MachineInstr(MachineFunction &MF, const MachineInstr &MI)
|
|
|
|
: TID(&MI.getDesc()), NumImplicitOps(0), Parent(0) {
|
2006-05-04 19:14:44 +00:00
|
|
|
Operands.reserve(MI.getNumOperands());
|
2004-05-23 20:58:02 +00:00
|
|
|
|
2004-07-09 14:45:17 +00:00
|
|
|
// Add operands
|
2008-07-19 00:37:25 +00:00
|
|
|
for (unsigned i = 0; i != MI.getNumOperands(); ++i)
|
|
|
|
addOperand(MI.getOperand(i));
|
|
|
|
NumImplicitOps = MI.NumImplicitOps;
|
2004-05-24 03:14:18 +00:00
|
|
|
|
2008-07-07 23:14:23 +00:00
|
|
|
// Add memory operands.
|
2008-07-28 21:51:04 +00:00
|
|
|
for (std::list<MachineMemOperand>::const_iterator i = MI.memoperands_begin(),
|
2008-07-07 23:14:23 +00:00
|
|
|
j = MI.memoperands_end(); i != j; ++i)
|
|
|
|
addMemOperand(MF, *i);
|
|
|
|
|
|
|
|
// Set parent to null.
|
2007-12-31 04:56:33 +00:00
|
|
|
Parent = 0;
|
2008-07-21 18:47:29 +00:00
|
|
|
|
|
|
|
LeakDetector::addGarbageObject(this);
|
2004-05-23 19:35:12 +00:00
|
|
|
}
|
|
|
|
|
2004-07-09 14:45:17 +00:00
|
|
|
MachineInstr::~MachineInstr() {
|
2008-07-17 23:49:46 +00:00
|
|
|
LeakDetector::removeGarbageObject(this);
|
2008-07-07 23:14:23 +00:00
|
|
|
assert(MemOperands.empty() &&
|
|
|
|
"MachineInstr being deleted with live memoperands!");
|
2007-12-30 06:11:04 +00:00
|
|
|
#ifndef NDEBUG
|
2008-01-01 01:12:31 +00:00
|
|
|
for (unsigned i = 0, e = Operands.size(); i != e; ++i) {
|
2007-12-30 06:11:04 +00:00
|
|
|
assert(Operands[i].ParentMI == this && "ParentMI mismatch!");
|
2008-01-01 01:12:31 +00:00
|
|
|
assert((!Operands[i].isReg() || !Operands[i].isOnRegUseList()) &&
|
|
|
|
"Reg operand def/use list corrupted");
|
|
|
|
}
|
2007-12-30 06:11:04 +00:00
|
|
|
#endif
|
2004-02-16 07:17:43 +00:00
|
|
|
}
|
|
|
|
|
2008-01-01 01:12:31 +00:00
|
|
|
/// getRegInfo - If this instruction is embedded into a MachineFunction,
|
|
|
|
/// return the MachineRegisterInfo object for the current function, otherwise
|
|
|
|
/// return null.
|
|
|
|
MachineRegisterInfo *MachineInstr::getRegInfo() {
|
|
|
|
if (MachineBasicBlock *MBB = getParent())
|
2008-07-08 23:59:09 +00:00
|
|
|
return &MBB->getParent()->getRegInfo();
|
2008-01-01 01:12:31 +00:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/// RemoveRegOperandsFromUseLists - Unlink all of the register operands in
|
|
|
|
/// this instruction from their respective use lists. This requires that the
|
|
|
|
/// operands already be on their use lists.
|
|
|
|
void MachineInstr::RemoveRegOperandsFromUseLists() {
|
|
|
|
for (unsigned i = 0, e = Operands.size(); i != e; ++i) {
|
|
|
|
if (Operands[i].isReg())
|
|
|
|
Operands[i].RemoveRegOperandFromRegInfo();
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/// AddRegOperandsToUseLists - Add all of the register operands in
|
|
|
|
/// this instruction from their respective use lists. This requires that the
|
|
|
|
/// operands not be on their use lists yet.
|
|
|
|
void MachineInstr::AddRegOperandsToUseLists(MachineRegisterInfo &RegInfo) {
|
|
|
|
for (unsigned i = 0, e = Operands.size(); i != e; ++i) {
|
|
|
|
if (Operands[i].isReg())
|
|
|
|
Operands[i].AddRegOperandToRegInfo(&RegInfo);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
/// addOperand - Add the specified operand to the instruction. If it is an
|
|
|
|
/// implicit operand, it is added to the end of the operand list. If it is
|
|
|
|
/// an explicit operand it is added at the end of the explicit operand list
|
|
|
|
/// (before the first implicit operand).
|
|
|
|
void MachineInstr::addOperand(const MachineOperand &Op) {
|
|
|
|
bool isImpReg = Op.isReg() && Op.isImplicit();
|
|
|
|
assert((isImpReg || !OperandsComplete()) &&
|
|
|
|
"Trying to add an operand to a machine instr that is already done!");
|
|
|
|
|
|
|
|
// If we are adding the operand to the end of the list, our job is simpler.
|
|
|
|
// This is true most of the time, so this is a reasonable optimization.
|
|
|
|
if (isImpReg || NumImplicitOps == 0) {
|
|
|
|
// We can only do this optimization if we know that the operand list won't
|
|
|
|
// reallocate.
|
|
|
|
if (Operands.empty() || Operands.size()+1 <= Operands.capacity()) {
|
|
|
|
Operands.push_back(Op);
|
|
|
|
|
|
|
|
// Set the parent of the operand.
|
|
|
|
Operands.back().ParentMI = this;
|
|
|
|
|
|
|
|
// If the operand is a register, update the operand's use list.
|
|
|
|
if (Op.isReg())
|
|
|
|
Operands.back().AddRegOperandToRegInfo(getRegInfo());
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
// Otherwise, we have to insert a real operand before any implicit ones.
|
|
|
|
unsigned OpNo = Operands.size()-NumImplicitOps;
|
|
|
|
|
|
|
|
MachineRegisterInfo *RegInfo = getRegInfo();
|
|
|
|
|
|
|
|
// If this instruction isn't embedded into a function, then we don't need to
|
|
|
|
// update any operand lists.
|
|
|
|
if (RegInfo == 0) {
|
|
|
|
// Simple insertion, no reginfo update needed for other register operands.
|
|
|
|
Operands.insert(Operands.begin()+OpNo, Op);
|
|
|
|
Operands[OpNo].ParentMI = this;
|
|
|
|
|
|
|
|
// Do explicitly set the reginfo for this operand though, to ensure the
|
|
|
|
// next/prev fields are properly nulled out.
|
|
|
|
if (Operands[OpNo].isReg())
|
|
|
|
Operands[OpNo].AddRegOperandToRegInfo(0);
|
|
|
|
|
|
|
|
} else if (Operands.size()+1 <= Operands.capacity()) {
|
|
|
|
// Otherwise, we have to remove register operands from their register use
|
|
|
|
// list, add the operand, then add the register operands back to their use
|
|
|
|
// list. This also must handle the case when the operand list reallocates
|
|
|
|
// to somewhere else.
|
|
|
|
|
|
|
|
// If insertion of this operand won't cause reallocation of the operand
|
|
|
|
// list, just remove the implicit operands, add the operand, then re-add all
|
|
|
|
// the rest of the operands.
|
|
|
|
for (unsigned i = OpNo, e = Operands.size(); i != e; ++i) {
|
|
|
|
assert(Operands[i].isReg() && "Should only be an implicit reg!");
|
|
|
|
Operands[i].RemoveRegOperandFromRegInfo();
|
|
|
|
}
|
|
|
|
|
|
|
|
// Add the operand. If it is a register, add it to the reg list.
|
|
|
|
Operands.insert(Operands.begin()+OpNo, Op);
|
|
|
|
Operands[OpNo].ParentMI = this;
|
|
|
|
|
|
|
|
if (Operands[OpNo].isReg())
|
|
|
|
Operands[OpNo].AddRegOperandToRegInfo(RegInfo);
|
|
|
|
|
|
|
|
// Re-add all the implicit ops.
|
|
|
|
for (unsigned i = OpNo+1, e = Operands.size(); i != e; ++i) {
|
|
|
|
assert(Operands[i].isReg() && "Should only be an implicit reg!");
|
|
|
|
Operands[i].AddRegOperandToRegInfo(RegInfo);
|
|
|
|
}
|
|
|
|
} else {
|
|
|
|
// Otherwise, we will be reallocating the operand list. Remove all reg
|
|
|
|
// operands from their list, then readd them after the operand list is
|
|
|
|
// reallocated.
|
|
|
|
RemoveRegOperandsFromUseLists();
|
|
|
|
|
|
|
|
Operands.insert(Operands.begin()+OpNo, Op);
|
|
|
|
Operands[OpNo].ParentMI = this;
|
|
|
|
|
|
|
|
// Re-add all the operands.
|
|
|
|
AddRegOperandsToUseLists(*RegInfo);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/// RemoveOperand - Erase an operand from an instruction, leaving it with one
|
|
|
|
/// fewer operand than it started with.
|
|
|
|
///
|
|
|
|
void MachineInstr::RemoveOperand(unsigned OpNo) {
|
|
|
|
assert(OpNo < Operands.size() && "Invalid operand number");
|
|
|
|
|
|
|
|
// Special case removing the last one.
|
|
|
|
if (OpNo == Operands.size()-1) {
|
|
|
|
// If needed, remove from the reg def/use list.
|
|
|
|
if (Operands.back().isReg() && Operands.back().isOnRegUseList())
|
|
|
|
Operands.back().RemoveRegOperandFromRegInfo();
|
|
|
|
|
|
|
|
Operands.pop_back();
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
// Otherwise, we are removing an interior operand. If we have reginfo to
|
|
|
|
// update, remove all operands that will be shifted down from their reg lists,
|
|
|
|
// move everything down, then re-add them.
|
|
|
|
MachineRegisterInfo *RegInfo = getRegInfo();
|
|
|
|
if (RegInfo) {
|
|
|
|
for (unsigned i = OpNo, e = Operands.size(); i != e; ++i) {
|
|
|
|
if (Operands[i].isReg())
|
|
|
|
Operands[i].RemoveRegOperandFromRegInfo();
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
Operands.erase(Operands.begin()+OpNo);
|
|
|
|
|
|
|
|
if (RegInfo) {
|
|
|
|
for (unsigned i = OpNo, e = Operands.size(); i != e; ++i) {
|
|
|
|
if (Operands[i].isReg())
|
|
|
|
Operands[i].AddRegOperandToRegInfo(RegInfo);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2008-07-07 23:14:23 +00:00
|
|
|
/// addMemOperand - Add a MachineMemOperand to the machine instruction,
|
|
|
|
/// referencing arbitrary storage.
|
|
|
|
void MachineInstr::addMemOperand(MachineFunction &MF,
|
|
|
|
const MachineMemOperand &MO) {
|
2008-07-28 21:51:04 +00:00
|
|
|
MemOperands.push_back(MO);
|
2008-07-07 23:14:23 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
/// clearMemOperands - Erase all of this MachineInstr's MachineMemOperands.
|
|
|
|
void MachineInstr::clearMemOperands(MachineFunction &MF) {
|
2008-07-28 21:51:04 +00:00
|
|
|
MemOperands.clear();
|
2008-07-07 23:14:23 +00:00
|
|
|
}
|
|
|
|
|
2008-01-01 01:12:31 +00:00
|
|
|
|
2006-04-17 21:35:41 +00:00
|
|
|
/// removeFromParent - This method unlinks 'this' from the containing basic
|
|
|
|
/// block, and returns it, but does not delete it.
|
|
|
|
MachineInstr *MachineInstr::removeFromParent() {
|
|
|
|
assert(getParent() && "Not embedded in a basic block!");
|
|
|
|
getParent()->remove(this);
|
|
|
|
return this;
|
|
|
|
}
|
|
|
|
|
|
|
|
|
2008-07-07 23:14:23 +00:00
|
|
|
/// eraseFromParent - This method unlinks 'this' from the containing basic
|
|
|
|
/// block, and deletes it.
|
|
|
|
void MachineInstr::eraseFromParent() {
|
|
|
|
assert(getParent() && "Not embedded in a basic block!");
|
|
|
|
getParent()->erase(this);
|
|
|
|
}
|
|
|
|
|
|
|
|
|
2004-02-13 04:39:32 +00:00
|
|
|
/// OperandComplete - Return true if it's illegal to add a new operand
|
|
|
|
///
|
2004-02-12 16:09:53 +00:00
|
|
|
bool MachineInstr::OperandsComplete() const {
|
2008-01-07 03:13:06 +00:00
|
|
|
unsigned short NumOperands = TID->getNumOperands();
|
2008-01-07 05:19:29 +00:00
|
|
|
if (!TID->isVariadic() && getNumOperands()-NumImplicitOps >= NumOperands)
|
2003-05-31 07:39:06 +00:00
|
|
|
return true; // Broken: we have all the operands of this instruction!
|
2002-10-28 20:48:39 +00:00
|
|
|
return false;
|
2001-07-21 12:41:50 +00:00
|
|
|
}
|
|
|
|
|
2007-05-15 01:26:09 +00:00
|
|
|
/// getNumExplicitOperands - Returns the number of non-implicit operands.
|
|
|
|
///
|
|
|
|
unsigned MachineInstr::getNumExplicitOperands() const {
|
2008-01-07 03:13:06 +00:00
|
|
|
unsigned NumOperands = TID->getNumOperands();
|
2008-01-07 05:19:29 +00:00
|
|
|
if (!TID->isVariadic())
|
2007-05-15 01:26:09 +00:00
|
|
|
return NumOperands;
|
|
|
|
|
|
|
|
for (unsigned e = getNumOperands(); NumOperands != e; ++NumOperands) {
|
|
|
|
const MachineOperand &MO = getOperand(NumOperands);
|
|
|
|
if (!MO.isRegister() || !MO.isImplicit())
|
|
|
|
NumOperands++;
|
|
|
|
}
|
|
|
|
return NumOperands;
|
|
|
|
}
|
|
|
|
|
2006-10-20 22:39:59 +00:00
|
|
|
|
2008-07-01 00:05:16 +00:00
|
|
|
/// isLabel - Returns true if the MachineInstr represents a label.
|
|
|
|
///
|
|
|
|
bool MachineInstr::isLabel() const {
|
|
|
|
return getOpcode() == TargetInstrInfo::DBG_LABEL ||
|
|
|
|
getOpcode() == TargetInstrInfo::EH_LABEL ||
|
|
|
|
getOpcode() == TargetInstrInfo::GC_LABEL;
|
|
|
|
}
|
|
|
|
|
2008-01-31 09:59:15 +00:00
|
|
|
/// isDebugLabel - Returns true if the MachineInstr represents a debug label.
|
|
|
|
///
|
|
|
|
bool MachineInstr::isDebugLabel() const {
|
2008-07-01 00:05:16 +00:00
|
|
|
return getOpcode() == TargetInstrInfo::DBG_LABEL;
|
2008-01-31 09:59:15 +00:00
|
|
|
}
|
|
|
|
|
2007-04-26 19:00:32 +00:00
|
|
|
/// findRegisterUseOperandIdx() - Returns the MachineOperand that is a use of
|
2007-03-26 22:37:45 +00:00
|
|
|
/// the specific register or -1 if it is not found. It further tightening
|
2007-02-23 01:04:26 +00:00
|
|
|
/// the search criteria to a use that kills the register if isKill is true.
|
2008-03-05 00:59:57 +00:00
|
|
|
int MachineInstr::findRegisterUseOperandIdx(unsigned Reg, bool isKill,
|
|
|
|
const TargetRegisterInfo *TRI) const {
|
2006-12-06 08:27:42 +00:00
|
|
|
for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
|
2007-05-29 18:35:22 +00:00
|
|
|
const MachineOperand &MO = getOperand(i);
|
2008-03-05 00:59:57 +00:00
|
|
|
if (!MO.isRegister() || !MO.isUse())
|
|
|
|
continue;
|
|
|
|
unsigned MOReg = MO.getReg();
|
|
|
|
if (!MOReg)
|
|
|
|
continue;
|
|
|
|
if (MOReg == Reg ||
|
|
|
|
(TRI &&
|
|
|
|
TargetRegisterInfo::isPhysicalRegister(MOReg) &&
|
|
|
|
TargetRegisterInfo::isPhysicalRegister(Reg) &&
|
|
|
|
TRI->isSubRegister(MOReg, Reg)))
|
2007-02-23 01:04:26 +00:00
|
|
|
if (!isKill || MO.isKill())
|
2007-03-26 22:37:45 +00:00
|
|
|
return i;
|
2007-02-19 21:49:54 +00:00
|
|
|
}
|
2007-03-26 22:37:45 +00:00
|
|
|
return -1;
|
2007-02-19 21:49:54 +00:00
|
|
|
}
|
|
|
|
|
2008-03-05 00:59:57 +00:00
|
|
|
/// findRegisterDefOperandIdx() - Returns the operand index that is a def of
|
2008-05-06 00:20:10 +00:00
|
|
|
/// the specified register or -1 if it is not found. If isDead is true, defs
|
|
|
|
/// that are not dead are skipped. If TargetRegisterInfo is non-null, then it
|
|
|
|
/// also checks if there is a def of a super-register.
|
2008-03-05 00:59:57 +00:00
|
|
|
int MachineInstr::findRegisterDefOperandIdx(unsigned Reg, bool isDead,
|
|
|
|
const TargetRegisterInfo *TRI) const {
|
2007-02-19 21:49:54 +00:00
|
|
|
for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
|
2008-03-05 00:59:57 +00:00
|
|
|
const MachineOperand &MO = getOperand(i);
|
|
|
|
if (!MO.isRegister() || !MO.isDef())
|
|
|
|
continue;
|
|
|
|
unsigned MOReg = MO.getReg();
|
|
|
|
if (MOReg == Reg ||
|
|
|
|
(TRI &&
|
|
|
|
TargetRegisterInfo::isPhysicalRegister(MOReg) &&
|
|
|
|
TargetRegisterInfo::isPhysicalRegister(Reg) &&
|
|
|
|
TRI->isSubRegister(MOReg, Reg)))
|
|
|
|
if (!isDead || MO.isDead())
|
|
|
|
return i;
|
2006-12-06 08:27:42 +00:00
|
|
|
}
|
2008-03-05 00:59:57 +00:00
|
|
|
return -1;
|
2006-12-06 08:27:42 +00:00
|
|
|
}
|
2007-05-15 01:26:09 +00:00
|
|
|
|
2007-05-29 18:35:22 +00:00
|
|
|
/// findFirstPredOperandIdx() - Find the index of the first operand in the
|
|
|
|
/// operand list that is used to represent the predicate. It returns -1 if
|
|
|
|
/// none is found.
|
|
|
|
int MachineInstr::findFirstPredOperandIdx() const {
|
2008-01-07 07:27:27 +00:00
|
|
|
const TargetInstrDesc &TID = getDesc();
|
|
|
|
if (TID.isPredicable()) {
|
2007-05-15 01:26:09 +00:00
|
|
|
for (unsigned i = 0, e = getNumOperands(); i != e; ++i)
|
2008-01-07 07:27:27 +00:00
|
|
|
if (TID.OpInfo[i].isPredicate())
|
2007-05-29 18:35:22 +00:00
|
|
|
return i;
|
2007-05-15 01:26:09 +00:00
|
|
|
}
|
|
|
|
|
2007-05-29 18:35:22 +00:00
|
|
|
return -1;
|
2007-05-15 01:26:09 +00:00
|
|
|
}
|
2006-12-06 08:27:42 +00:00
|
|
|
|
2008-07-10 07:35:43 +00:00
|
|
|
/// isRegReDefinedByTwoAddr - Given the defined register and the operand index,
|
|
|
|
/// check if the register def is a re-definition due to two addr elimination.
|
|
|
|
bool MachineInstr::isRegReDefinedByTwoAddr(unsigned Reg, unsigned DefIdx) const{
|
2008-01-07 07:27:27 +00:00
|
|
|
const TargetInstrDesc &TID = getDesc();
|
2008-07-10 07:35:43 +00:00
|
|
|
for (unsigned i = 0, e = TID.getNumOperands(); i != e; ++i) {
|
|
|
|
const MachineOperand &MO = getOperand(i);
|
|
|
|
if (MO.isRegister() && MO.isUse() && MO.getReg() == Reg &&
|
|
|
|
TID.getOperandConstraint(i, TOI::TIED_TO) == (int)DefIdx)
|
|
|
|
return true;
|
2007-10-12 08:50:34 +00:00
|
|
|
}
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
|
2006-12-06 08:27:42 +00:00
|
|
|
/// copyKillDeadInfo - Copies kill / dead operand properties from MI.
|
|
|
|
///
|
|
|
|
void MachineInstr::copyKillDeadInfo(const MachineInstr *MI) {
|
|
|
|
for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
|
|
|
|
const MachineOperand &MO = MI->getOperand(i);
|
2007-09-14 20:33:02 +00:00
|
|
|
if (!MO.isRegister() || (!MO.isKill() && !MO.isDead()))
|
2006-12-06 08:27:42 +00:00
|
|
|
continue;
|
|
|
|
for (unsigned j = 0, ee = getNumOperands(); j != ee; ++j) {
|
|
|
|
MachineOperand &MOp = getOperand(j);
|
|
|
|
if (!MOp.isIdenticalTo(MO))
|
|
|
|
continue;
|
|
|
|
if (MO.isKill())
|
|
|
|
MOp.setIsKill();
|
|
|
|
else
|
|
|
|
MOp.setIsDead();
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2007-05-15 01:26:09 +00:00
|
|
|
/// copyPredicates - Copies predicate operand(s) from MI.
|
|
|
|
void MachineInstr::copyPredicates(const MachineInstr *MI) {
|
2008-01-07 07:27:27 +00:00
|
|
|
const TargetInstrDesc &TID = MI->getDesc();
|
2008-03-13 00:44:09 +00:00
|
|
|
if (!TID.isPredicable())
|
|
|
|
return;
|
|
|
|
for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
|
|
|
|
if (TID.OpInfo[i].isPredicate()) {
|
|
|
|
// Predicated operands must be last operands.
|
|
|
|
addOperand(MI->getOperand(i));
|
2007-05-15 01:26:09 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2008-07-03 09:09:37 +00:00
|
|
|
/// isSafeToMove - Return true if it is safe to move this instruction. If
|
|
|
|
/// SawStore is set to true, it means that there is a store (or call) between
|
|
|
|
/// the instruction's location and its intended destination.
|
2008-03-13 00:44:09 +00:00
|
|
|
bool MachineInstr::isSafeToMove(const TargetInstrInfo *TII, bool &SawStore) {
|
|
|
|
// Ignore stuff that we obviously can't move.
|
|
|
|
if (TID->mayStore() || TID->isCall()) {
|
|
|
|
SawStore = true;
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
if (TID->isReturn() || TID->isBranch() || TID->hasUnmodeledSideEffects())
|
|
|
|
return false;
|
|
|
|
|
|
|
|
// See if this instruction does a load. If so, we have to guarantee that the
|
|
|
|
// loaded value doesn't change between the load and the its intended
|
|
|
|
// destination. The check for isInvariantLoad gives the targe the chance to
|
|
|
|
// classify the load as always returning a constant, e.g. a constant pool
|
|
|
|
// load.
|
|
|
|
if (TID->mayLoad() && !TII->isInvariantLoad(this)) {
|
|
|
|
// Otherwise, this is a real load. If there is a store between the load and
|
|
|
|
// end of block, we can't sink the load.
|
|
|
|
//
|
|
|
|
// FIXME: we can't do this transformation until we know that the load is
|
|
|
|
// not volatile, and machineinstrs don't keep this info. :(
|
|
|
|
//
|
|
|
|
//if (SawStore)
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
2008-08-27 20:33:50 +00:00
|
|
|
/// isSafeToReMat - Return true if it's safe to rematerialize the specified
|
|
|
|
/// instruction which defined the specified register instead of copying it.
|
|
|
|
bool MachineInstr::isSafeToReMat(const TargetInstrInfo *TII, unsigned DstReg) {
|
|
|
|
bool SawStore = false;
|
|
|
|
if (!isSafeToMove(TII, SawStore))
|
|
|
|
return false;
|
|
|
|
for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
|
|
|
|
MachineOperand &MO = getOperand(i);
|
|
|
|
if (!MO.isRegister())
|
|
|
|
continue;
|
|
|
|
// FIXME: For now, do not remat any instruction with register operands.
|
|
|
|
// Later on, we can loosen the restriction is the register operands have
|
|
|
|
// not been modified between the def and use. Note, this is different from
|
2008-08-27 20:58:54 +00:00
|
|
|
// MachineSink because the code is no longer in two-address form (at least
|
2008-08-27 20:33:50 +00:00
|
|
|
// partially).
|
|
|
|
if (MO.isUse())
|
|
|
|
return false;
|
|
|
|
else if (!MO.isDead() && MO.getReg() != DstReg)
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
2004-02-13 04:39:32 +00:00
|
|
|
void MachineInstr::dump() const {
|
2006-12-07 01:30:32 +00:00
|
|
|
cerr << " " << *this;
|
2001-07-21 12:41:50 +00:00
|
|
|
}
|
|
|
|
|
2004-06-25 00:13:11 +00:00
|
|
|
void MachineInstr::print(std::ostream &OS, const TargetMachine *TM) const {
|
2007-12-30 21:31:53 +00:00
|
|
|
// Specialize printing if op#0 is definition
|
2002-10-30 01:55:38 +00:00
|
|
|
unsigned StartOp = 0;
|
2007-09-14 20:33:02 +00:00
|
|
|
if (getNumOperands() && getOperand(0).isRegister() && getOperand(0).isDef()) {
|
2007-12-30 21:56:09 +00:00
|
|
|
getOperand(0).print(OS, TM);
|
2002-10-30 01:55:38 +00:00
|
|
|
OS << " = ";
|
|
|
|
++StartOp; // Don't print this operand again!
|
|
|
|
}
|
2004-06-25 00:13:11 +00:00
|
|
|
|
2008-01-07 07:27:27 +00:00
|
|
|
OS << getDesc().getName();
|
2005-04-21 22:36:52 +00:00
|
|
|
|
2002-10-30 01:55:38 +00:00
|
|
|
for (unsigned i = StartOp, e = getNumOperands(); i != e; ++i) {
|
|
|
|
if (i != StartOp)
|
|
|
|
OS << ",";
|
|
|
|
OS << " ";
|
2007-12-30 21:56:09 +00:00
|
|
|
getOperand(i).print(OS, TM);
|
2002-10-30 00:48:05 +00:00
|
|
|
}
|
2005-04-21 22:36:52 +00:00
|
|
|
|
2008-07-07 23:14:23 +00:00
|
|
|
if (!memoperands_empty()) {
|
2008-02-07 16:18:00 +00:00
|
|
|
OS << ", Mem:";
|
2008-07-28 21:51:04 +00:00
|
|
|
for (std::list<MachineMemOperand>::const_iterator i = memoperands_begin(),
|
2008-07-07 23:14:23 +00:00
|
|
|
e = memoperands_end(); i != e; ++i) {
|
|
|
|
const MachineMemOperand &MRO = *i;
|
2008-02-06 22:27:42 +00:00
|
|
|
const Value *V = MRO.getValue();
|
|
|
|
|
|
|
|
assert((MRO.isLoad() || MRO.isStore()) &&
|
|
|
|
"SV has to be a load, store or both.");
|
|
|
|
|
|
|
|
if (MRO.isVolatile())
|
|
|
|
OS << "Volatile ";
|
2008-02-07 16:18:00 +00:00
|
|
|
|
2008-02-06 22:27:42 +00:00
|
|
|
if (MRO.isLoad())
|
2008-02-07 16:18:00 +00:00
|
|
|
OS << "LD";
|
2008-02-06 22:27:42 +00:00
|
|
|
if (MRO.isStore())
|
2008-02-07 16:18:00 +00:00
|
|
|
OS << "ST";
|
2008-02-06 22:27:42 +00:00
|
|
|
|
2008-02-08 22:05:07 +00:00
|
|
|
OS << "(" << MRO.getSize() << "," << MRO.getAlignment() << ") [";
|
2008-02-06 22:27:42 +00:00
|
|
|
|
2008-02-07 16:18:00 +00:00
|
|
|
if (!V)
|
|
|
|
OS << "<unknown>";
|
|
|
|
else if (!V->getName().empty())
|
|
|
|
OS << V->getName();
|
2008-08-24 20:37:32 +00:00
|
|
|
else if (const PseudoSourceValue *PSV = dyn_cast<PseudoSourceValue>(V)) {
|
|
|
|
raw_os_ostream OSS(OS);
|
|
|
|
PSV->print(OSS);
|
|
|
|
} else
|
2008-02-07 16:18:00 +00:00
|
|
|
OS << V;
|
|
|
|
|
|
|
|
OS << " + " << MRO.getOffset() << "]";
|
2008-02-06 22:27:42 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2002-10-30 00:48:05 +00:00
|
|
|
OS << "\n";
|
|
|
|
}
|
|
|
|
|
2008-01-24 01:10:07 +00:00
|
|
|
bool MachineInstr::addRegisterKilled(unsigned IncomingReg,
|
2008-02-10 18:45:23 +00:00
|
|
|
const TargetRegisterInfo *RegInfo,
|
2008-01-24 01:10:07 +00:00
|
|
|
bool AddIfNotFound) {
|
2008-04-16 09:41:59 +00:00
|
|
|
bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(IncomingReg);
|
2008-07-03 01:18:51 +00:00
|
|
|
bool hasAliases = isPhysReg && RegInfo->getAliasSet(IncomingReg);
|
2008-04-16 09:41:59 +00:00
|
|
|
SmallVector<unsigned,4> DeadOps;
|
2008-03-03 22:14:33 +00:00
|
|
|
for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
|
|
|
|
MachineOperand &MO = getOperand(i);
|
2008-04-16 09:41:59 +00:00
|
|
|
if (!MO.isRegister() || !MO.isUse())
|
|
|
|
continue;
|
|
|
|
unsigned Reg = MO.getReg();
|
|
|
|
if (!Reg)
|
|
|
|
continue;
|
2008-03-03 22:14:33 +00:00
|
|
|
|
2008-04-16 09:41:59 +00:00
|
|
|
if (Reg == IncomingReg) {
|
2008-07-03 01:18:51 +00:00
|
|
|
MO.setIsKill();
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
if (hasAliases && MO.isKill() &&
|
|
|
|
TargetRegisterInfo::isPhysicalRegister(Reg)) {
|
2008-04-16 09:41:59 +00:00
|
|
|
// A super-register kill already exists.
|
|
|
|
if (RegInfo->isSuperRegister(IncomingReg, Reg))
|
2008-07-03 01:18:51 +00:00
|
|
|
return true;
|
|
|
|
if (RegInfo->isSubRegister(IncomingReg, Reg))
|
2008-04-16 09:41:59 +00:00
|
|
|
DeadOps.push_back(i);
|
2008-01-24 01:10:07 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2008-04-16 09:41:59 +00:00
|
|
|
// Trim unneeded kill operands.
|
|
|
|
while (!DeadOps.empty()) {
|
|
|
|
unsigned OpIdx = DeadOps.back();
|
|
|
|
if (getOperand(OpIdx).isImplicit())
|
|
|
|
RemoveOperand(OpIdx);
|
|
|
|
else
|
|
|
|
getOperand(OpIdx).setIsKill(false);
|
|
|
|
DeadOps.pop_back();
|
|
|
|
}
|
|
|
|
|
2008-03-03 22:14:33 +00:00
|
|
|
// If not found, this means an alias of one of the operands is killed. Add a
|
2008-01-24 01:10:07 +00:00
|
|
|
// new implicit operand if required.
|
2008-07-03 01:18:51 +00:00
|
|
|
if (AddIfNotFound) {
|
2008-03-03 22:14:33 +00:00
|
|
|
addOperand(MachineOperand::CreateReg(IncomingReg,
|
|
|
|
false /*IsDef*/,
|
|
|
|
true /*IsImp*/,
|
|
|
|
true /*IsKill*/));
|
2008-01-24 01:10:07 +00:00
|
|
|
return true;
|
|
|
|
}
|
2008-07-03 01:18:51 +00:00
|
|
|
return false;
|
2008-01-24 01:10:07 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
bool MachineInstr::addRegisterDead(unsigned IncomingReg,
|
2008-02-10 18:45:23 +00:00
|
|
|
const TargetRegisterInfo *RegInfo,
|
2008-01-24 01:10:07 +00:00
|
|
|
bool AddIfNotFound) {
|
2008-04-16 09:41:59 +00:00
|
|
|
bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(IncomingReg);
|
2008-06-27 22:11:49 +00:00
|
|
|
bool hasAliases = isPhysReg && RegInfo->getAliasSet(IncomingReg);
|
2008-04-16 09:41:59 +00:00
|
|
|
SmallVector<unsigned,4> DeadOps;
|
2008-01-24 01:10:07 +00:00
|
|
|
for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
|
|
|
|
MachineOperand &MO = getOperand(i);
|
2008-04-16 09:41:59 +00:00
|
|
|
if (!MO.isRegister() || !MO.isDef())
|
|
|
|
continue;
|
|
|
|
unsigned Reg = MO.getReg();
|
|
|
|
if (Reg == IncomingReg) {
|
|
|
|
MO.setIsDead();
|
2008-07-03 01:18:51 +00:00
|
|
|
return true;
|
|
|
|
}
|
|
|
|
if (hasAliases && MO.isDead() &&
|
|
|
|
TargetRegisterInfo::isPhysicalRegister(Reg)) {
|
2008-04-16 09:41:59 +00:00
|
|
|
// There exists a super-register that's marked dead.
|
|
|
|
if (RegInfo->isSuperRegister(IncomingReg, Reg))
|
2008-07-03 01:18:51 +00:00
|
|
|
return true;
|
2008-08-14 18:34:18 +00:00
|
|
|
if (RegInfo->getSubRegisters(IncomingReg) &&
|
|
|
|
RegInfo->getSuperRegisters(Reg) &&
|
|
|
|
RegInfo->isSubRegister(IncomingReg, Reg))
|
2008-04-16 09:41:59 +00:00
|
|
|
DeadOps.push_back(i);
|
2008-01-24 01:10:07 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2008-04-16 09:41:59 +00:00
|
|
|
// Trim unneeded dead operands.
|
|
|
|
while (!DeadOps.empty()) {
|
|
|
|
unsigned OpIdx = DeadOps.back();
|
|
|
|
if (getOperand(OpIdx).isImplicit())
|
|
|
|
RemoveOperand(OpIdx);
|
|
|
|
else
|
|
|
|
getOperand(OpIdx).setIsDead(false);
|
|
|
|
DeadOps.pop_back();
|
|
|
|
}
|
|
|
|
|
2008-01-24 01:10:07 +00:00
|
|
|
// If not found, this means an alias of one of the operand is dead. Add a
|
|
|
|
// new implicit operand.
|
2008-07-03 01:18:51 +00:00
|
|
|
if (AddIfNotFound) {
|
2008-01-24 01:10:07 +00:00
|
|
|
addOperand(MachineOperand::CreateReg(IncomingReg, true/*IsDef*/,
|
|
|
|
true/*IsImp*/,false/*IsKill*/,
|
|
|
|
true/*IsDead*/));
|
|
|
|
return true;
|
|
|
|
}
|
2008-07-03 01:18:51 +00:00
|
|
|
return false;
|
2008-01-24 01:10:07 +00:00
|
|
|
}
|