2012-05-10 20:20:25 +00:00
|
|
|
; RUN: llc -march=hexagon -mcpu=hexagonv5 < %s | FileCheck %s
|
|
|
|
; Check that we generate sp floating point add in V5.
|
|
|
|
|
|
|
|
; CHECK: r{{[0-9]+}} = sfadd(r{{[0-9]+}}, r{{[0-9]+}})
|
|
|
|
|
|
|
|
define i32 @main() nounwind {
|
|
|
|
entry:
|
|
|
|
%a = alloca float, align 4
|
|
|
|
%b = alloca float, align 4
|
|
|
|
%c = alloca float, align 4
|
|
|
|
store float 0x402ECCCCC0000000, float* %a, align 4
|
|
|
|
store float 0x4022333340000000, float* %b, align 4
|
2015-02-27 21:17:42 +00:00
|
|
|
%0 = load float, float* %a, align 4
|
|
|
|
%1 = load float, float* %b, align 4
|
2012-05-10 20:20:25 +00:00
|
|
|
%add = fadd float %0, %1
|
|
|
|
store float %add, float* %c, align 4
|
|
|
|
ret i32 0
|
|
|
|
}
|