mirror of
https://github.com/RPCSX/llvm.git
synced 2024-11-26 05:00:26 +00:00
SimplifyCFG: Add missing tests from r187278
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@187291 91177308-0d34-0410-b5e6-96231b3b80d8
This commit is contained in:
parent
c2c008aa18
commit
20f5541e01
6
test/Transforms/SimplifyCFG/R600/lit.local.cfg
Normal file
6
test/Transforms/SimplifyCFG/R600/lit.local.cfg
Normal file
@ -0,0 +1,6 @@
|
||||
config.suffixes = ['.ll', '.c', '.cpp']
|
||||
|
||||
targets = set(config.root.targets_to_build.split())
|
||||
if not 'R600' in targets:
|
||||
config.unsupported = True
|
||||
|
63
test/Transforms/SimplifyCFG/R600/parallelandifcollapse.ll
Normal file
63
test/Transforms/SimplifyCFG/R600/parallelandifcollapse.ll
Normal file
@ -0,0 +1,63 @@
|
||||
; Function Attrs: nounwind
|
||||
; RUN: opt < %s -mtriple=r600-unknown-linux-gnu -optimizecfg -basicaa -S | FileCheck %s
|
||||
;
|
||||
; CFG optimization should use parallel-and mode to generate branch conditions and
|
||||
; then merge if-regions with the same bodies, which should result in 2 branches.
|
||||
; To see the assembly output without this transformation, remove -basicaa option.
|
||||
;
|
||||
; CHECK: or i1
|
||||
; CHECK-NEXT: br
|
||||
; CHECK: br
|
||||
; CHECK: ret
|
||||
define void @_Z9chk1D_512v() #0 {
|
||||
entry:
|
||||
%a0 = alloca i32, align 4
|
||||
%b0 = alloca i32, align 4
|
||||
%c0 = alloca i32, align 4
|
||||
%d0 = alloca i32, align 4
|
||||
%a1 = alloca i32, align 4
|
||||
%b1 = alloca i32, align 4
|
||||
%c1 = alloca i32, align 4
|
||||
%d1 = alloca i32, align 4
|
||||
%data = alloca i32, align 4
|
||||
%0 = load i32* %a0, align 4
|
||||
%1 = load i32* %b0, align 4
|
||||
%cmp = icmp ne i32 %0, %1
|
||||
br i1 %cmp, label %land.lhs.true, label %if.else
|
||||
|
||||
land.lhs.true: ; preds = %entry
|
||||
%2 = load i32* %c0, align 4
|
||||
%3 = load i32* %d0, align 4
|
||||
%cmp1 = icmp ne i32 %2, %3
|
||||
br i1 %cmp1, label %if.then, label %if.else
|
||||
|
||||
if.then: ; preds = %land.lhs.true
|
||||
br label %if.end
|
||||
|
||||
if.else: ; preds = %land.lhs.true, %entry
|
||||
store i32 1, i32* %data, align 4
|
||||
br label %if.end
|
||||
|
||||
if.end: ; preds = %if.else, %if.then
|
||||
%4 = load i32* %a1, align 4
|
||||
%5 = load i32* %b1, align 4
|
||||
%cmp2 = icmp ne i32 %4, %5
|
||||
br i1 %cmp2, label %land.lhs.true3, label %if.else6
|
||||
|
||||
land.lhs.true3: ; preds = %if.end
|
||||
%6 = load i32* %c1, align 4
|
||||
%7 = load i32* %d1, align 4
|
||||
%cmp4 = icmp ne i32 %6, %7
|
||||
br i1 %cmp4, label %if.then5, label %if.else6
|
||||
|
||||
if.then5: ; preds = %land.lhs.true3
|
||||
br label %if.end7
|
||||
|
||||
if.else6: ; preds = %land.lhs.true3, %if.end
|
||||
store i32 1, i32* %data, align 4
|
||||
br label %if.end7
|
||||
|
||||
if.end7: ; preds = %if.else6, %if.then5
|
||||
ret void
|
||||
}
|
||||
|
56
test/Transforms/SimplifyCFG/R600/parallelorifcollapse.ll
Normal file
56
test/Transforms/SimplifyCFG/R600/parallelorifcollapse.ll
Normal file
@ -0,0 +1,56 @@
|
||||
; Function Attrs: nounwind
|
||||
; RUN: opt < %s -mtriple=r600-unknown-linux-gnu -optimizecfg -basicaa -S | FileCheck %s
|
||||
;
|
||||
; CFG optimization should use parallel-or mode to generate branch conditions and
|
||||
; then merge if-regions with the same bodies, which should result in 2 branches.
|
||||
; To see the assembly output without this transformation, remove -basicaa option.
|
||||
;
|
||||
; CHECK: or i1
|
||||
; CHECK-NEXT: br
|
||||
; CHECK: br
|
||||
; CHECK: ret
|
||||
define void @_Z9chk1D_512v() #0 {
|
||||
entry:
|
||||
%a0 = alloca i32, align 4
|
||||
%b0 = alloca i32, align 4
|
||||
%c0 = alloca i32, align 4
|
||||
%d0 = alloca i32, align 4
|
||||
%a1 = alloca i32, align 4
|
||||
%b1 = alloca i32, align 4
|
||||
%c1 = alloca i32, align 4
|
||||
%d1 = alloca i32, align 4
|
||||
%data = alloca i32, align 4
|
||||
%0 = load i32* %a0, align 4
|
||||
%1 = load i32* %b0, align 4
|
||||
%cmp = icmp ne i32 %0, %1
|
||||
br i1 %cmp, label %land.lhs.true, label %if.end
|
||||
|
||||
land.lhs.true: ; preds = %entry
|
||||
%2 = load i32* %c0, align 4
|
||||
%3 = load i32* %d0, align 4
|
||||
%cmp1 = icmp ne i32 %2, %3
|
||||
br i1 %cmp1, label %if.then, label %if.end
|
||||
|
||||
if.then: ; preds = %land.lhs.true
|
||||
store i32 1, i32* %data, align 4
|
||||
br label %if.end
|
||||
|
||||
if.end: ; preds = %if.then, %land.lhs.true, %entry
|
||||
%4 = load i32* %a1, align 4
|
||||
%5 = load i32* %b1, align 4
|
||||
%cmp2 = icmp ne i32 %4, %5
|
||||
br i1 %cmp2, label %land.lhs.true3, label %if.end6
|
||||
|
||||
land.lhs.true3: ; preds = %if.end
|
||||
%6 = load i32* %c1, align 4
|
||||
%7 = load i32* %d1, align 4
|
||||
%cmp4 = icmp ne i32 %6, %7
|
||||
br i1 %cmp4, label %if.then5, label %if.end6
|
||||
|
||||
if.then5: ; preds = %land.lhs.true3
|
||||
store i32 1, i32* %data, align 4
|
||||
br label %if.end6
|
||||
|
||||
if.end6: ; preds = %if.then5, %land.lhs.true3, %if.end
|
||||
ret void
|
||||
}
|
Loading…
Reference in New Issue
Block a user