mirror of
https://github.com/RPCSX/llvm.git
synced 2024-11-29 06:30:39 +00:00
Fix 80-column violation and extraneous brackets.
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@146566 91177308-0d34-0410-b5e6-96231b3b80d8
This commit is contained in:
parent
20536b5bca
commit
404ed3c223
@ -178,8 +178,9 @@ class ARMFastISel : public FastISel {
|
||||
bool isLoadTypeLegal(Type *Ty, MVT &VT);
|
||||
bool ARMEmitCmp(const Value *Src1Value, const Value *Src2Value,
|
||||
bool isZExt);
|
||||
bool ARMEmitLoad(EVT VT, unsigned &ResultReg, Address &Addr, unsigned Alignment = 0,
|
||||
bool isZExt = true, bool allocReg = true);
|
||||
bool ARMEmitLoad(EVT VT, unsigned &ResultReg, Address &Addr,
|
||||
unsigned Alignment = 0, bool isZExt = true,
|
||||
bool allocReg = true);
|
||||
|
||||
bool ARMEmitStore(EVT VT, unsigned SrcReg, Address &Addr,
|
||||
unsigned Alignment = 0);
|
||||
@ -1027,11 +1028,11 @@ bool ARMFastISel::ARMEmitLoad(EVT VT, unsigned &ResultReg, Address &Addr,
|
||||
}
|
||||
break;
|
||||
case MVT::f64:
|
||||
if (Alignment && Alignment < 4) {
|
||||
// FIXME: Unaligned loads need special handling. Doublewords require
|
||||
// word-alignment.
|
||||
// FIXME: Unaligned loads need special handling. Doublewords require
|
||||
// word-alignment.
|
||||
if (Alignment && Alignment < 4)
|
||||
return false;
|
||||
}
|
||||
|
||||
Opc = ARM::VLDRD;
|
||||
RC = TLI.getRegClassFor(VT);
|
||||
break;
|
||||
@ -1145,9 +1146,9 @@ bool ARMFastISel::ARMEmitStore(EVT VT, unsigned SrcReg, Address &Addr,
|
||||
if (!Subtarget->hasVFP2()) return false;
|
||||
// FIXME: Unaligned stores need special handling. Doublewords require
|
||||
// word-alignment.
|
||||
if (Alignment && Alignment < 4) {
|
||||
if (Alignment && Alignment < 4)
|
||||
return false;
|
||||
}
|
||||
|
||||
StrOpc = ARM::VSTRD;
|
||||
break;
|
||||
}
|
||||
|
Loading…
Reference in New Issue
Block a user