From 57aa5961a92b633e668038963fc655d74afe679d Mon Sep 17 00:00:00 2001 From: Chris Lattner Date: Mon, 9 May 2005 17:06:45 +0000 Subject: [PATCH] Fold shifts into subsequent SHL's. These shifts often arise due to addrses arithmetic lowering. git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@21818 91177308-0d34-0410-b5e6-96231b3b80d8 --- lib/CodeGen/SelectionDAG/SelectionDAG.cpp | 28 +++++++++++++++++++++++ 1 file changed, 28 insertions(+) diff --git a/lib/CodeGen/SelectionDAG/SelectionDAG.cpp b/lib/CodeGen/SelectionDAG/SelectionDAG.cpp index 26aa570e937..faeb872528b 100644 --- a/lib/CodeGen/SelectionDAG/SelectionDAG.cpp +++ b/lib/CodeGen/SelectionDAG/SelectionDAG.cpp @@ -946,6 +946,34 @@ SDOperand SelectionDAG::getNode(unsigned Opcode, MVT::ValueType VT, return getNode(ISD::UNDEF, N1.getValueType()); } if (C2 == 0) return N1; + + if (Opcode == ISD::SHL && N1.getNumOperands() == 2) + if (ConstantSDNode *OpSA = dyn_cast(N1.getOperand(1))) { + unsigned OpSAC = OpSA->getValue(); + if (N1.getOpcode() == ISD::SHL) { + if (C2+OpSAC >= MVT::getSizeInBits(N1.getValueType())) + return getConstant(0, N1.getValueType()); + return getNode(ISD::SHL, N1.getValueType(), N1.getOperand(0), + getConstant(C2+OpSAC, N2.getValueType())); + } else if (N1.getOpcode() == ISD::SRL) { + // (X >> C1) << C2: if C2 > C1, ((X & ~0< OpSAC) { + return getNode(ISD::SHL, VT, Mask, + getConstant(C2-OpSAC, N2.getValueType())); + } else { + // (X >> C1) << C2: if C2 <= C1, ((X & ~0<> C1-C2) + return getNode(ISD::SRL, VT, Mask, + getConstant(OpSAC-C2, N2.getValueType())); + } + } else if (N1.getOpcode() == ISD::SRA) { + // if C1 == C2, just mask out low bits. + if (C2 == OpSAC) + return getNode(ISD::AND, VT, N1.getOperand(0), + getConstant(~0ULL << C2, VT)); + } + } break; case ISD::AND: