mirror of
https://github.com/RPCSX/llvm.git
synced 2024-11-26 05:00:26 +00:00
Fix comments.
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@144490 91177308-0d34-0410-b5e6-96231b3b80d8
This commit is contained in:
parent
b29b950bf2
commit
5be833de76
@ -874,7 +874,7 @@ void ARMFastISel::ARMSimplifyAddress(Address &Addr, EVT VT, bool useAM3) {
|
||||
// Integer loads/stores handle 12-bit offsets.
|
||||
needsLowering = ((Addr.Offset & 0xfff) != Addr.Offset);
|
||||
else
|
||||
// ARM halfword and signed byte load/stores use +/-imm8 offsets.
|
||||
// ARM halfword load/stores and signed byte loads use +/-imm8 offsets.
|
||||
// FIXME: Negative offsets require special handling.
|
||||
needsLowering = (Addr.Offset > 255 || Addr.Offset < 0);
|
||||
break;
|
||||
@ -932,7 +932,7 @@ void ARMFastISel::AddLoadStoreOperands(EVT VT, Address &Addr,
|
||||
// Now add the rest of the operands.
|
||||
MIB.addFrameIndex(FI);
|
||||
|
||||
// ARM halfword and signed byte load/stores need an additional operand.
|
||||
// ARM halfword load/stores and signed byte loads need an additional operand.
|
||||
if (useAM3) MIB.addReg(0);
|
||||
|
||||
MIB.addImm(Addr.Offset);
|
||||
@ -941,7 +941,7 @@ void ARMFastISel::AddLoadStoreOperands(EVT VT, Address &Addr,
|
||||
// Now add the rest of the operands.
|
||||
MIB.addReg(Addr.Base.Reg);
|
||||
|
||||
// ARM halfword and signed byte load/stores need an additional operand.
|
||||
// ARM halfword load/stores and signed byte loads need an additional operand.
|
||||
if (useAM3) MIB.addReg(0);
|
||||
|
||||
MIB.addImm(Addr.Offset);
|
||||
|
Loading…
Reference in New Issue
Block a user