mirror of
https://github.com/RPCSX/llvm.git
synced 2025-02-04 03:17:51 +00:00
Fix DisassembleThumb2DPReg()'s handling of RegClass. Cannot hardcode GPRRegClassID.
Also add some test cases. rdar://problem/9189829 git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@128304 91177308-0d34-0410-b5e6-96231b3b80d8
This commit is contained in:
parent
abeea57639
commit
a2755b9829
@ -1947,25 +1947,25 @@ static bool DisassembleThumb2DPReg(MCInst &MI, unsigned Opcode, uint32_t insn,
|
||||
OpIdx = 0;
|
||||
|
||||
assert(NumOps >= 2 &&
|
||||
OpInfo[0].RegClass == ARM::rGPRRegClassID &&
|
||||
OpInfo[1].RegClass == ARM::rGPRRegClassID &&
|
||||
OpInfo[0].RegClass > 0 &&
|
||||
OpInfo[1].RegClass > 0 &&
|
||||
"Expect >= 2 operands and first two as reg operands");
|
||||
|
||||
// Build the register operands, followed by the optional rotation amount.
|
||||
|
||||
bool ThreeReg = NumOps > 2 && OpInfo[2].RegClass == ARM::rGPRRegClassID;
|
||||
bool ThreeReg = NumOps > 2 && OpInfo[2].RegClass > 0;
|
||||
|
||||
MI.addOperand(MCOperand::CreateReg(getRegisterEnum(B, ARM::rGPRRegClassID,
|
||||
MI.addOperand(MCOperand::CreateReg(getRegisterEnum(B, OpInfo[OpIdx].RegClass,
|
||||
decodeRs(insn))));
|
||||
++OpIdx;
|
||||
|
||||
if (ThreeReg) {
|
||||
MI.addOperand(MCOperand::CreateReg(getRegisterEnum(B, ARM::rGPRRegClassID,
|
||||
MI.addOperand(MCOperand::CreateReg(getRegisterEnum(B,OpInfo[OpIdx].RegClass,
|
||||
decodeRn(insn))));
|
||||
++OpIdx;
|
||||
}
|
||||
|
||||
MI.addOperand(MCOperand::CreateReg(getRegisterEnum(B, ARM::rGPRRegClassID,
|
||||
MI.addOperand(MCOperand::CreateReg(getRegisterEnum(B, OpInfo[OpIdx].RegClass,
|
||||
decodeRm(insn))));
|
||||
++OpIdx;
|
||||
|
||||
|
@ -172,3 +172,12 @@
|
||||
|
||||
# CHECK: ldr.w r5, [r6, #30]
|
||||
0x56 0xf8 0x1e 0x56
|
||||
|
||||
# CHECK: sel r7, r3, r5
|
||||
0xa3 0xfa 0x85 0xf7
|
||||
|
||||
# CHECK: lsl.w r7, r3, r5
|
||||
0x03 0xfa 0x05 0xf7
|
||||
|
||||
# CHECK: adds.w r7, r3, r5
|
||||
0x13 0xeb 0x05 0x07
|
||||
|
Loading…
x
Reference in New Issue
Block a user