mirror of
https://github.com/RPCSX/llvm.git
synced 2024-11-28 14:10:41 +00:00
8eaed0f63d
This matches the format produced by the AMD proprietary driver. //==================================================================// // Shell script for converting .ll test cases: (Pass the .ll files you want to convert to this script as arguments). //==================================================================// ; This was necessary on my system so that A-Z in sed would match only ; upper case. I'm not sure why. export LC_ALL='C' TEST_FILES="$*" MATCHES=`grep -v Patterns SIInstructions.td | grep -o '"[A-Z0-9_]\+["e]' | grep -o '[A-Z0-9_]\+' | sort -r` for f in $TEST_FILES; do # Check that there are SI tests: grep -q -e 'verde' -e 'bonaire' -e 'SI' -e 'tahiti' $f if [ $? -eq 0 ]; then for match in $MATCHES; do sed -i -e "s/\([ :]$match\)/\L\1/" $f done # Try to get check lines with partial instruction names sed -i 's/\(;[ ]*SI[A-Z\\-]*: \)\([A-Z_0-9]\+\)/\1\L\2/' $f fi done sed -i -e 's/bb0_1/BB0_1/g' ../../../test/CodeGen/R600/infinite-loop.ll sed -i -e 's/SI-NOT: bfe/SI-NOT: {{[^@]}}bfe/g'../../../test/CodeGen/R600/llvm.AMDGPU.bfe.*32.ll ../../../test/CodeGen/R600/sext-in-reg.ll sed -i -e 's/exp_IEEE/EXP_IEEE/g' ../../../test/CodeGen/R600/llvm.exp2.ll sed -i -e 's/numVgprs/NumVgprs/g' ../../../test/CodeGen/R600/register-count-comments.ll sed -i 's/\(; CHECK[-NOT]*: \)\([A-Z_0-9]\+\)/\1\L\2/' ../../../test/CodeGen/R600/select64.ll ../../../test/CodeGen/R600/sgpr-copy.ll //==================================================================// // Shell script for converting .td files (run this last) //==================================================================// export LC_ALL='C' sed -i -e '/Patterns/!s/\("[A-Z0-9_]\+[ "e]\)/\L\1/g' SIInstructions.td sed -i -e 's/"EXP/"exp/g' SIInstrInfo.td git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@221350 91177308-0d34-0410-b5e6-96231b3b80d8
93 lines
2.6 KiB
LLVM
93 lines
2.6 KiB
LLVM
; RUN: llc -march=r600 -mcpu=SI -verify-machineinstrs < %s | FileCheck -check-prefix=SI %s
|
|
|
|
; SI-LABEL: {{^}}test_i64_eq:
|
|
; SI: v_cmp_eq_i64
|
|
define void @test_i64_eq(i32 addrspace(1)* %out, i64 %a, i64 %b) nounwind {
|
|
%cmp = icmp eq i64 %a, %b
|
|
%result = sext i1 %cmp to i32
|
|
store i32 %result, i32 addrspace(1)* %out, align 4
|
|
ret void
|
|
}
|
|
|
|
; SI-LABEL: {{^}}test_i64_ne:
|
|
; SI: v_cmp_ne_i64
|
|
define void @test_i64_ne(i32 addrspace(1)* %out, i64 %a, i64 %b) nounwind {
|
|
%cmp = icmp ne i64 %a, %b
|
|
%result = sext i1 %cmp to i32
|
|
store i32 %result, i32 addrspace(1)* %out, align 4
|
|
ret void
|
|
}
|
|
|
|
; SI-LABEL: {{^}}test_i64_slt:
|
|
; SI: v_cmp_lt_i64
|
|
define void @test_i64_slt(i32 addrspace(1)* %out, i64 %a, i64 %b) nounwind {
|
|
%cmp = icmp slt i64 %a, %b
|
|
%result = sext i1 %cmp to i32
|
|
store i32 %result, i32 addrspace(1)* %out, align 4
|
|
ret void
|
|
}
|
|
|
|
; SI-LABEL: {{^}}test_i64_ult:
|
|
; SI: v_cmp_lt_u64
|
|
define void @test_i64_ult(i32 addrspace(1)* %out, i64 %a, i64 %b) nounwind {
|
|
%cmp = icmp ult i64 %a, %b
|
|
%result = sext i1 %cmp to i32
|
|
store i32 %result, i32 addrspace(1)* %out, align 4
|
|
ret void
|
|
}
|
|
|
|
; SI-LABEL: {{^}}test_i64_sle:
|
|
; SI: v_cmp_le_i64
|
|
define void @test_i64_sle(i32 addrspace(1)* %out, i64 %a, i64 %b) nounwind {
|
|
%cmp = icmp sle i64 %a, %b
|
|
%result = sext i1 %cmp to i32
|
|
store i32 %result, i32 addrspace(1)* %out, align 4
|
|
ret void
|
|
}
|
|
|
|
; SI-LABEL: {{^}}test_i64_ule:
|
|
; SI: v_cmp_le_u64
|
|
define void @test_i64_ule(i32 addrspace(1)* %out, i64 %a, i64 %b) nounwind {
|
|
%cmp = icmp ule i64 %a, %b
|
|
%result = sext i1 %cmp to i32
|
|
store i32 %result, i32 addrspace(1)* %out, align 4
|
|
ret void
|
|
}
|
|
|
|
; SI-LABEL: {{^}}test_i64_sgt:
|
|
; SI: v_cmp_gt_i64
|
|
define void @test_i64_sgt(i32 addrspace(1)* %out, i64 %a, i64 %b) nounwind {
|
|
%cmp = icmp sgt i64 %a, %b
|
|
%result = sext i1 %cmp to i32
|
|
store i32 %result, i32 addrspace(1)* %out, align 4
|
|
ret void
|
|
}
|
|
|
|
; SI-LABEL: {{^}}test_i64_ugt:
|
|
; SI: v_cmp_gt_u64
|
|
define void @test_i64_ugt(i32 addrspace(1)* %out, i64 %a, i64 %b) nounwind {
|
|
%cmp = icmp ugt i64 %a, %b
|
|
%result = sext i1 %cmp to i32
|
|
store i32 %result, i32 addrspace(1)* %out, align 4
|
|
ret void
|
|
}
|
|
|
|
; SI-LABEL: {{^}}test_i64_sge:
|
|
; SI: v_cmp_ge_i64
|
|
define void @test_i64_sge(i32 addrspace(1)* %out, i64 %a, i64 %b) nounwind {
|
|
%cmp = icmp sge i64 %a, %b
|
|
%result = sext i1 %cmp to i32
|
|
store i32 %result, i32 addrspace(1)* %out, align 4
|
|
ret void
|
|
}
|
|
|
|
; SI-LABEL: {{^}}test_i64_uge:
|
|
; SI: v_cmp_ge_u64
|
|
define void @test_i64_uge(i32 addrspace(1)* %out, i64 %a, i64 %b) nounwind {
|
|
%cmp = icmp uge i64 %a, %b
|
|
%result = sext i1 %cmp to i32
|
|
store i32 %result, i32 addrspace(1)* %out, align 4
|
|
ret void
|
|
}
|
|
|