mirror of
https://github.com/RPCSX/llvm.git
synced 2024-11-30 23:20:54 +00:00
fe2b8b1960
Summary: ... and after all that refactoring, it's possible to distinguish softfloat floating point values from integers so this patch no longer breaks softfloat to do it. Remove direct handling of i32's in the N32/N64 ABI by promoting them to i64. This more closely reflects the ABI documentation and also fixes problems with stack arguments on big-endian targets. We now rely on signext/zeroext annotations (already generated by clang) and the Assert[SZ]ext nodes to avoid the introduction of unnecessary sign/zero extends. It was not possible to convert three tests to use signext/zeroext. These tests are bswap.ll, ctlz-v.ll, ctlz-v.ll. It's not possible to put signext on a vector type so we just accept the sign extends here for now. These tests don't pass the vectors the same way clang does (clang puts multiple elements in the same argument, these map 1 element to 1 argument) so we don't need to worry too much about it. With this patch, all known N32/N64 bugs should be fixed and we now pass the first 10,000 tests generated by ABITest.py. Subscribers: llvm-commits Differential Revision: http://reviews.llvm.org/D6117 git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@221534 91177308-0d34-0410-b5e6-96231b3b80d8
106 lines
3.3 KiB
LLVM
106 lines
3.3 KiB
LLVM
; RUN: llc < %s -march=mipsel -mcpu=mips32r2 | FileCheck %s -check-prefix=MIPS32
|
|
; RUN: llc < %s -march=mips64el -mcpu=mips64r2 | FileCheck %s -check-prefix=MIPS64
|
|
; RUN: llc < %s -mtriple=mipsel-linux-gnu -march=mipsel -mcpu=mips32r2 -mattr=+mips16 | FileCheck %s -check-prefix=MIPS16
|
|
|
|
define i32 @bswap32(i32 signext %x) nounwind readnone {
|
|
entry:
|
|
; MIPS32-LABEL: bswap32:
|
|
; MIPS32: wsbh $[[R0:[0-9]+]]
|
|
; MIPS32: rotr ${{[0-9]+}}, $[[R0]], 16
|
|
|
|
; MIPS64-LABEL: bswap32:
|
|
; MIPS64: wsbh $[[R0:[0-9]+]]
|
|
; MIPS64: rotr ${{[0-9]+}}, $[[R0]], 16
|
|
|
|
; MIPS16-LABEL: bswap32:
|
|
; MIPS16-DAG: srl $[[R0:[0-9]+]], $4, 8
|
|
; MIPS16-DAG: srl $[[R1:[0-9]+]], $4, 24
|
|
; MIPS16-DAG: sll $[[R2:[0-9]+]], $4, 8
|
|
; MIPS16-DAG: sll $[[R3:[0-9]+]], $4, 24
|
|
; MIPS16-DAG: li $[[R4:[0-9]+]], 65280
|
|
; MIPS16-DAG: and $[[R4]], $[[R0]]
|
|
; MIPS16-DAG: or $[[R1]], $[[R4]]
|
|
; MIPS16-DAG: lw $[[R7:[0-9]+]], $CPI
|
|
; MIPS16-DAG: and $[[R7]], $[[R2]]
|
|
; MIPS16-DAG: or $[[R3]], $[[R7]]
|
|
; MIPS16-DAG: or $[[R3]], $[[R1]]
|
|
|
|
%or.3 = call i32 @llvm.bswap.i32(i32 %x)
|
|
ret i32 %or.3
|
|
}
|
|
|
|
define i64 @bswap64(i64 signext %x) nounwind readnone {
|
|
entry:
|
|
; MIPS32-LABEL: bswap64:
|
|
; MIPS32: wsbh $[[R0:[0-9]+]]
|
|
; MIPS32: rotr ${{[0-9]+}}, $[[R0]], 16
|
|
; MIPS32: wsbh $[[R0:[0-9]+]]
|
|
; MIPS32: rotr ${{[0-9]+}}, $[[R0]], 16
|
|
|
|
; MIPS64-LABEL: bswap64:
|
|
; MIPS64: dsbh $[[R0:[0-9]+]]
|
|
; MIPS64: dshd ${{[0-9]+}}, $[[R0]]
|
|
|
|
; MIPS16-LABEL: bswap64:
|
|
; MIPS16-DAG: srl $[[R0:[0-9]+]], $5, 8
|
|
; MIPS16-DAG: srl $[[R1:[0-9]+]], $5, 24
|
|
; MIPS16-DAG: sll $[[R2:[0-9]+]], $5, 8
|
|
; MIPS16-DAG: sll $[[R3:[0-9]+]], $5, 24
|
|
; MIPS16-DAG: li $[[R4:[0-9]+]], 65280
|
|
; MIPS16-DAG: and $[[R0]], $[[R4]]
|
|
; MIPS16-DAG: or $[[R1]], $[[R0]]
|
|
; MIPS16-DAG: lw $[[R7:[0-9]+]], 1f
|
|
; MIPS16-DAG: and $[[R2]], $[[R7]]
|
|
; MIPS16-DAG: or $[[R3]], $[[R2]]
|
|
; MIPS16-DAG: or $[[R3]], $[[R1]]
|
|
; MIPS16-DAG: srl $[[R0:[0-9]+]], $4, 8
|
|
; MIPS16-DAG: srl $[[R1:[0-9]+]], $4, 24
|
|
; MIPS16-DAG: sll $[[R2:[0-9]+]], $4, 8
|
|
; MIPS16-DAG: sll $[[R3:[0-9]+]], $4, 24
|
|
; MIPS16-DAG: li $[[R4:[0-9]+]], 65280
|
|
; MIPS16-DAG: and $[[R0]], $[[R4]]
|
|
; MIPS16-DAG: or $[[R1]], $[[R0]]
|
|
; MIPS16-DAG: lw $[[R7:[0-9]+]], 1f
|
|
; MIPS16-DAG: and $[[R2]], $[[R7]]
|
|
; MIPS16-DAG: or $[[R3]], $[[R2]]
|
|
; MIPS16-DAG: or $[[R3]], $[[R1]]
|
|
|
|
%or.7 = call i64 @llvm.bswap.i64(i64 %x)
|
|
ret i64 %or.7
|
|
}
|
|
|
|
define <4 x i32> @bswapv4i32(<4 x i32> %x) nounwind readnone {
|
|
entry:
|
|
; MIPS32-LABEL: bswapv4i32:
|
|
; MIPS32-DAG: wsbh $[[R0:[0-9]+]]
|
|
; MIPS32-DAG: rotr ${{[0-9]+}}, $[[R0]], 16
|
|
; MIPS32-DAG: wsbh $[[R0:[0-9]+]]
|
|
; MIPS32-DAG: rotr ${{[0-9]+}}, $[[R0]], 16
|
|
; MIPS32-DAG: wsbh $[[R0:[0-9]+]]
|
|
; MIPS32-DAG: rotr ${{[0-9]+}}, $[[R0]], 16
|
|
; MIPS32-DAG: wsbh $[[R0:[0-9]+]]
|
|
; MIPS32-DAG: rotr ${{[0-9]+}}, $[[R0]], 16
|
|
|
|
; MIPS64-LABEL: bswapv4i32:
|
|
; MIPS64-DAG: wsbh $[[R0:[0-9]+]]
|
|
; MIPS64-DAG: rotr ${{[0-9]+}}, $[[R0]], 16
|
|
; MIPS64-DAG: wsbh $[[R0:[0-9]+]]
|
|
; MIPS64-DAG: rotr ${{[0-9]+}}, $[[R0]], 16
|
|
; MIPS64-DAG: wsbh $[[R0:[0-9]+]]
|
|
; MIPS64-DAG: rotr ${{[0-9]+}}, $[[R0]], 16
|
|
; MIPS64-DAG: wsbh $[[R0:[0-9]+]]
|
|
; MIPS64-DAG: rotr ${{[0-9]+}}, $[[R0]], 16
|
|
|
|
; Don't bother with a MIPS16 version. It's just bswap32 repeated four times and
|
|
; would be very long
|
|
|
|
%ret = call <4 x i32> @llvm.bswap.v4i32(<4 x i32> %x)
|
|
ret <4 x i32> %ret
|
|
}
|
|
|
|
declare i32 @llvm.bswap.i32(i32) nounwind readnone
|
|
|
|
declare i64 @llvm.bswap.i64(i64) nounwind readnone
|
|
|
|
declare <4 x i32> @llvm.bswap.v4i32(<4 x i32>) nounwind readnone
|