mirror of
https://github.com/RPCSX/llvm.git
synced 2024-12-04 18:06:49 +00:00
95bb5cd8a2
This patch defines the i1 type as illegal in the X86 backend for AVX512. For DAG operations on <N x i1> types (build vector, extract vector element, ...) i8 is used, and should be truncated/extended. This should produce better scalar code for i1 types since GPRs will be used instead of mask registers. Differential Revision: https://reviews.llvm.org/D32273 git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@303421 91177308-0d34-0410-b5e6-96231b3b80d8
45 lines
1.2 KiB
LLVM
45 lines
1.2 KiB
LLVM
; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py
|
|
; RUN: llc -o - -O0 < %s | FileCheck %s
|
|
target datalayout = "e-m:e-i64:64-f80:128-n8:16:32:64-S128"
|
|
target triple = "x86_64-unknown-linux-gnu"
|
|
|
|
define void @test1(i32 %x) #0 {
|
|
; CHECK-LABEL: test1:
|
|
; CHECK: # BB#0: # %entry
|
|
; CHECK-NEXT: pushq %rax
|
|
; CHECK-NEXT: testl %edi, %edi
|
|
; CHECK-NEXT: setne %al
|
|
; CHECK-NEXT: andb $1, %al
|
|
; CHECK-NEXT: movzbl %al, %edi
|
|
; CHECK-NEXT: callq callee1
|
|
; CHECK-NEXT: popq %rax
|
|
; CHECK-NEXT: retq
|
|
entry:
|
|
%tobool = icmp ne i32 %x, 0
|
|
call void @callee1(i1 zeroext %tobool)
|
|
ret void
|
|
}
|
|
|
|
define void @test2(i32 %x) #0 {
|
|
; CHECK-LABEL: test2:
|
|
; CHECK: # BB#0: # %entry
|
|
; CHECK-NEXT: pushq %rax
|
|
; CHECK-NEXT: testl %edi, %edi
|
|
; CHECK-NEXT: setne %al
|
|
; CHECK-NEXT: movzbl %al, %edi
|
|
; CHECK-NEXT: andl $1, %edi
|
|
; CHECK-NEXT: negl %edi
|
|
; CHECK-NEXT: callq callee2
|
|
; CHECK-NEXT: popq %rax
|
|
; CHECK-NEXT: retq
|
|
entry:
|
|
%tobool = icmp ne i32 %x, 0
|
|
call void @callee2(i1 signext %tobool)
|
|
ret void
|
|
}
|
|
|
|
declare void @callee1(i1 zeroext)
|
|
declare void @callee2(i1 signext)
|
|
|
|
attributes #0 = { nounwind "target-cpu"="skylake-avx512" }
|