llvm/test/CodeGen/PowerPC/frame-size.ll
Hal Finkel 0cfb42adb5 Allocate the RS spill slot for any PPC function with spills and a large stack frame
For spills into a large stack frame, the FI-elimination code uses the register
scavenger to obtain a free GPR for use with an r+r-addressed load or store.
When there are no available GPRs, the scavenger gets one by using its spill
slot. Previously, we were not always allocating that spill slot and the RS
would assert when the spill slot was needed.

I don't currently have a small test that triggered the assert, but I've
created a small regression test that verifies that the spill slot is now
added when the stack frame is sufficiently large.

git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@177140 91177308-0d34-0410-b5e6-96231b3b80d8
2013-03-15 05:06:04 +00:00

33 lines
1.1 KiB
LLVM

; RUN: llc < %s -mtriple=powerpc64-unknown-linux-gnu -mcpu=a2 | FileCheck %s
target datalayout = "E-p:32:32:32-i1:8:8-i8:8:8-i16:16:16-i32:32:32-i64:32:64-f32:32:32-f64:32:64-v64:64:64-v128:128:128-a0:0:64-f128:64:128-n32"
define i64 @foo() nounwind {
entry:
%x = alloca [32568 x i8]
%"alloca point" = bitcast i32 0 to i32
%x1 = bitcast [32568 x i8]* %x to i8*
; Check that the RS spill slot has been allocated (because the estimate
; will fail the small-frame-size check and the function has spills).
; CHECK: @foo
; CHECK: stdu 1, -32768(1)
%s1 = call i64 @bar(i8* %x1) nounwind
%s2 = call i64 @bar(i8* %x1) nounwind
%s3 = call i64 @bar(i8* %x1) nounwind
%s4 = call i64 @bar(i8* %x1) nounwind
%s5 = call i64 @bar(i8* %x1) nounwind
%s6 = call i64 @bar(i8* %x1) nounwind
%s7 = call i64 @bar(i8* %x1) nounwind
%s8 = call i64 @bar(i8* %x1) nounwind
%r = call i64 @can(i64 %s1, i64 %s2, i64 %s3, i64 %s4, i64 %s5, i64 %s6, i64 %s7, i64 %s8) nounwind
br label %return
return:
ret i64 %r
}
declare i64 @bar(i8*)
declare i64 @can(i64, i64, i64, i64, i64, i64, i64, i64)