mirror of
https://github.com/RPCSX/llvm.git
synced 2025-01-30 00:32:53 +00:00
efa6f4843e
Summary: [ls][bh] and [ls][bh]u cannot use sp-relative addresses and must therefore lower frameindex nodes such that there is a copy to a CPU16Regs register. This is now done consistently using a separate addressing mode that does not permit frameindex nodes. As part of this I've had to remove an optimization that reduced the number of instructions needed to work around the lack of sp-relative addresses on [ls][bh] and [ls][bh]u. This optimization used one of the eight CPU16Regs registers as a copy of the stack pointer and it's implementation was the root cause of many of the register vs register class mismatches. lw/sw can use sp-relative addresses but we ought to ensure that we use the correct version of lw/sw internally for things like IAS. This is not currently the case and this change does not fix this. However, this change does clean it up sufficiently well to fix the machine verifier failures. Also removed irrelevant functions from stchar.ll. Reviewers: sdardis Subscribers: dsanders, sdardis, llvm-commits Differential Revision: http://reviews.llvm.org/D21062 git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@272882 91177308-0d34-0410-b5e6-96231b3b80d8
133 lines
4.3 KiB
C++
133 lines
4.3 KiB
C++
//===-- MipsMachineFunctionInfo.h - Private data used for Mips ----*- C++ -*-=//
|
|
//
|
|
// The LLVM Compiler Infrastructure
|
|
//
|
|
// This file is distributed under the University of Illinois Open Source
|
|
// License. See LICENSE.TXT for details.
|
|
//
|
|
//===----------------------------------------------------------------------===//
|
|
//
|
|
// This file declares the Mips specific subclass of MachineFunctionInfo.
|
|
//
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
#ifndef LLVM_LIB_TARGET_MIPS_MIPSMACHINEFUNCTION_H
|
|
#define LLVM_LIB_TARGET_MIPS_MIPSMACHINEFUNCTION_H
|
|
|
|
#include "Mips16HardFloatInfo.h"
|
|
#include "llvm/CodeGen/MachineFrameInfo.h"
|
|
#include "llvm/CodeGen/MachineFunction.h"
|
|
#include "llvm/CodeGen/MachineMemOperand.h"
|
|
#include "llvm/CodeGen/PseudoSourceValue.h"
|
|
#include "llvm/Target/TargetFrameLowering.h"
|
|
#include "llvm/Target/TargetMachine.h"
|
|
#include <map>
|
|
|
|
namespace llvm {
|
|
|
|
/// MipsFunctionInfo - This class is derived from MachineFunction private
|
|
/// Mips target-specific information for each MachineFunction.
|
|
class MipsFunctionInfo : public MachineFunctionInfo {
|
|
public:
|
|
MipsFunctionInfo(MachineFunction &MF)
|
|
: MF(MF), SRetReturnReg(0), GlobalBaseReg(0), VarArgsFrameIndex(0),
|
|
CallsEhReturn(false), IsISR(false), SaveS2(false),
|
|
MoveF64ViaSpillFI(-1) {}
|
|
|
|
~MipsFunctionInfo();
|
|
|
|
unsigned getSRetReturnReg() const { return SRetReturnReg; }
|
|
void setSRetReturnReg(unsigned Reg) { SRetReturnReg = Reg; }
|
|
|
|
bool globalBaseRegSet() const;
|
|
unsigned getGlobalBaseReg();
|
|
|
|
int getVarArgsFrameIndex() const { return VarArgsFrameIndex; }
|
|
void setVarArgsFrameIndex(int Index) { VarArgsFrameIndex = Index; }
|
|
|
|
bool hasByvalArg() const { return HasByvalArg; }
|
|
void setFormalArgInfo(unsigned Size, bool HasByval) {
|
|
IncomingArgSize = Size;
|
|
HasByvalArg = HasByval;
|
|
}
|
|
|
|
unsigned getIncomingArgSize() const { return IncomingArgSize; }
|
|
|
|
bool callsEhReturn() const { return CallsEhReturn; }
|
|
void setCallsEhReturn() { CallsEhReturn = true; }
|
|
|
|
void createEhDataRegsFI();
|
|
int getEhDataRegFI(unsigned Reg) const { return EhDataRegFI[Reg]; }
|
|
bool isEhDataRegFI(int FI) const;
|
|
|
|
/// Create a MachinePointerInfo that has an ExternalSymbolPseudoSourceValue
|
|
/// object representing a GOT entry for an external function.
|
|
MachinePointerInfo callPtrInfo(const char *ES);
|
|
|
|
// Functions with the "interrupt" attribute require special prologues,
|
|
// epilogues and additional spill slots.
|
|
bool isISR() const { return IsISR; }
|
|
void setISR() { IsISR = true; }
|
|
void createISRRegFI();
|
|
int getISRRegFI(unsigned Reg) const { return ISRDataRegFI[Reg]; }
|
|
bool isISRRegFI(int FI) const;
|
|
|
|
/// Create a MachinePointerInfo that has a GlobalValuePseudoSourceValue object
|
|
/// representing a GOT entry for a global function.
|
|
MachinePointerInfo callPtrInfo(const GlobalValue *GV);
|
|
|
|
void setSaveS2() { SaveS2 = true; }
|
|
bool hasSaveS2() const { return SaveS2; }
|
|
|
|
int getMoveF64ViaSpillFI(const TargetRegisterClass *RC);
|
|
|
|
std::map<const char *, const llvm::Mips16HardFloatInfo::FuncSignature *>
|
|
StubsNeeded;
|
|
|
|
private:
|
|
virtual void anchor();
|
|
|
|
MachineFunction& MF;
|
|
/// SRetReturnReg - Some subtargets require that sret lowering includes
|
|
/// returning the value of the returned struct in a register. This field
|
|
/// holds the virtual register into which the sret argument is passed.
|
|
unsigned SRetReturnReg;
|
|
|
|
/// GlobalBaseReg - keeps track of the virtual register initialized for
|
|
/// use as the global base register. This is used for PIC in some PIC
|
|
/// relocation models.
|
|
unsigned GlobalBaseReg;
|
|
|
|
/// VarArgsFrameIndex - FrameIndex for start of varargs area.
|
|
int VarArgsFrameIndex;
|
|
|
|
/// True if function has a byval argument.
|
|
bool HasByvalArg;
|
|
|
|
/// Size of incoming argument area.
|
|
unsigned IncomingArgSize;
|
|
|
|
/// CallsEhReturn - Whether the function calls llvm.eh.return.
|
|
bool CallsEhReturn;
|
|
|
|
/// Frame objects for spilling eh data registers.
|
|
int EhDataRegFI[4];
|
|
|
|
/// ISR - Whether the function is an Interrupt Service Routine.
|
|
bool IsISR;
|
|
|
|
/// Frame objects for spilling C0_STATUS, C0_EPC
|
|
int ISRDataRegFI[2];
|
|
|
|
// saveS2
|
|
bool SaveS2;
|
|
|
|
/// FrameIndex for expanding BuildPairF64 nodes to spill and reload when the
|
|
/// O32 FPXX ABI is enabled. -1 is used to denote invalid index.
|
|
int MoveF64ViaSpillFI;
|
|
};
|
|
|
|
} // end of namespace llvm
|
|
|
|
#endif
|