From b39f07ab20ad58d058e5ecb920f8af46a67da1e0 Mon Sep 17 00:00:00 2001 From: David Daney Date: Sun, 11 Dec 2011 01:43:07 +0000 Subject: [PATCH] 2011-12-10 David Daney * ld-mips-elf/pic-and-nonpic-6-n64.dd: Use correct encoding for 64-bit MOVE instruction. --- ld/testsuite/ChangeLog | 5 +++++ ld/testsuite/ld-mips-elf/pic-and-nonpic-6-n64.dd | 2 +- 2 files changed, 6 insertions(+), 1 deletion(-) diff --git a/ld/testsuite/ChangeLog b/ld/testsuite/ChangeLog index 2061199ed6..27f44c2b71 100644 --- a/ld/testsuite/ChangeLog +++ b/ld/testsuite/ChangeLog @@ -1,3 +1,8 @@ +2011-12-10 David Daney + + * ld-mips-elf/pic-and-nonpic-6-n64.dd: Use correct encoding for + 64-bit MOVE instruction. + 2011-12-09 David Daney * ld-mips-elf/tls-multi-got-1.r: Add "0x" to match value for diff --git a/ld/testsuite/ld-mips-elf/pic-and-nonpic-6-n64.dd b/ld/testsuite/ld-mips-elf/pic-and-nonpic-6-n64.dd index 7efa5d15d0..47c05bf09a 100644 --- a/ld/testsuite/ld-mips-elf/pic-and-nonpic-6-n64.dd +++ b/ld/testsuite/ld-mips-elf/pic-and-nonpic-6-n64.dd @@ -19,7 +19,7 @@ Disassembly of section \.plt: .*: ddd91000 ld t9,4096\(t2\) .*: 25ce1000 addiu t2,t2,4096 .*: 030ec023 subu t8,t8,t2 -.*: 03e07821 move t3,ra +.*: 03e0782d move t3,ra .*: 0018c0c2 srl t8,t8,0x3 .*: 0320f809 jalr t9 .*: 2718fffe addiu t8,t8,-2