mirror of
https://github.com/libretro/pcsx2.git
synced 2024-11-30 21:00:42 +00:00
bfd1bcec69
Add a nop between instruction Dump mips instruction Add pretty print support Note: it would be nicer to plug pretty print in the system command directly
160 lines
5.9 KiB
Perl
Executable File
160 lines
5.9 KiB
Perl
Executable File
#!/usr/bin/perl
|
|
|
|
use strict;
|
|
use warnings;
|
|
|
|
open(my $in, $ARGV[0]) or die "failed to get first param: $!";
|
|
|
|
my @pp_name = (
|
|
# GPR
|
|
"0", "0", "0", "0",
|
|
"at", "at", "at", "at",
|
|
"v0", "v0", "v0", "v0",
|
|
"v1", "v1", "v1", "v1",
|
|
"a0", "a0", "a0", "a0",
|
|
"a1", "a1", "a1", "a1",
|
|
"a2", "a2", "a2", "a2",
|
|
"a3", "a3", "a3", "a3",
|
|
"t0", "t0", "t0", "t0",
|
|
"t1", "t1", "t1", "t1",
|
|
"t2", "t2", "t2", "t2",
|
|
"t3", "t3", "t3", "t3",
|
|
"t4", "t4", "t4", "t4",
|
|
"t5", "t5", "t5", "t5",
|
|
"t6", "t6", "t6", "t6",
|
|
"t7", "t7", "t7", "t7",
|
|
"s0", "s0", "s0", "s0",
|
|
"s1", "s1", "s1", "s1",
|
|
"s2", "s2", "s2", "s2",
|
|
"s3", "s3", "s3", "s3",
|
|
"s4", "s4", "s4", "s4",
|
|
"s5", "s5", "s5", "s5",
|
|
"s6", "s6", "s6", "s6",
|
|
"s7", "s7", "s7", "s7",
|
|
"t8", "t8", "t8", "t8",
|
|
"t9", "t9", "t9", "t9",
|
|
"k0", "k0", "k0", "k0",
|
|
"k1", "k1", "k1", "k1",
|
|
"gp", "gp", "gp", "gp",
|
|
"sp", "sp", "sp", "sp",
|
|
"s8", "s8", "s8", "s8",
|
|
"ra", "ra", "ra", "ra",
|
|
"hi", "hi", "hi", "hi",
|
|
"lo", "lo", "lo", "lo",
|
|
|
|
# CP0
|
|
"Index" , "Random" , "EntryLo0" , "EntryLo1" ,
|
|
"Context" , "PageMask" , "Wired" , "Reserved0" ,
|
|
"BadVAddr" , "Count" , "EntryHi" , "Compare" ,
|
|
"Status" , "Cause" , "EPC" , "PRid" ,
|
|
"Config" , "LLAddr" , "WatchLO" , "WatchHI" ,
|
|
"XContext" , "Reserved1" , "Reserved2" , "Debug" ,
|
|
"DEPC" , "PerfCnt" , "ErrCtl" , "CacheErr" ,
|
|
"TagLo" , "TagHi" , "ErrorEPC" , "DESAVE" ,
|
|
|
|
"sa",
|
|
"IsDelaySlot",
|
|
"pc",
|
|
"code",
|
|
"PERF", "PERF", "PERF", "PERF",
|
|
|
|
"eCycle0" , "eCycle1" , "eCycle2" , "eCycle3" , "eCycle4" , "eCycle5" , "eCycle6" , "eCycle7" ,
|
|
"eCycle8" , "eCycle9" , "eCycle10" , "eCycle11" , "eCycle12" , "eCycle13" , "eCycle14" , "eCycle15" ,
|
|
"eCycle16" , "eCycle17" , "eCycle18" , "eCycle19" , "eCycle20" , "eCycle21" , "eCycle22" , "eCycle23" ,
|
|
"eCycle24" , "eCycle25" , "eCycle26" , "eCycle27" , "eCycle28" , "eCycle29" , "eCycle30" , "eCycle31" ,
|
|
|
|
"sCycle0" , "sCycle1" , "sCycle2" , "sCycle3" , "sCycle4" , "sCycle5" , "sCycle6" , "sCycle7" ,
|
|
"sCycle8" , "sCycle9" , "sCycle10" , "sCycle11" , "sCycle12" , "sCycle13" , "sCycle14" , "sCycle15" ,
|
|
"sCycle16" , "sCycle17" , "sCycle18" , "sCycle19" , "sCycle20" , "sCycle21" , "sCycle22" , "sCycle23" ,
|
|
"sCycle24" , "sCycle25" , "sCycle26" , "sCycle27" , "sCycle28" , "sCycle29" , "sCycle30" , "sCycle31" ,
|
|
|
|
"cycle", "interrupt", "branch", "opmode", "tempcycles"
|
|
);
|
|
|
|
my @pp_iop_name = (
|
|
# GPR
|
|
"0" , "at" , "v0" , "v1" ,
|
|
"a0" , "a1" , "a2" , "a3" ,
|
|
"t0" , "t1" , "t2" , "t3" ,
|
|
"t4" , "t5" , "t6" , "t7" ,
|
|
"s0" , "s1" , "s2" , "s3" ,
|
|
"s4" , "s5" , "s6" , "s7" ,
|
|
"t8" , "t9" , "k0" , "k1" ,
|
|
"gp" , "sp" , "s8" , "ra" ,
|
|
"hi" , "lo" ,
|
|
|
|
# CP0
|
|
"Index" , "Random" , "EntryLo0" , "EntryLo1" ,
|
|
"Context" , "PageMask" , "Wired" , "Reserved0" ,
|
|
"BadVAddr" , "Count" , "EntryHi" , "Compare" ,
|
|
"Status" , "Cause" , "EPC" , "PRid" ,
|
|
"Config" , "LLAddr" , "WatchLO" , "WatchHI" ,
|
|
"XContext" , "Reserved1" , "Reserved2" , "Debug" ,
|
|
"DEPC" , "PerfCnt" , "ErrCtl" , "CacheErr" ,
|
|
"TagLo" , "TagHi" , "ErrorEPC" , "DESAVE" ,
|
|
|
|
# CP2D
|
|
"CP2D1" , "CP2D2" , "CP2D3" , "CP2D4" , "CP2D5" , "CP2D6" , "CP2D7" , "CP2D8" ,
|
|
"CP2D9" , "CP2D10" , "CP2D11" , "CP2D12" , "CP2D13" , "CP2D14" , "CP2D15" , "CP2D16" ,
|
|
"CP2D17" , "CP2D18" , "CP2D19" , "CP2D20" , "CP2D21" , "CP2D22" , "CP2D23" , "CP2D24" ,
|
|
"CP2D25" , "CP2D26" , "CP2D27" , "CP2D28" , "CP2D29" , "CP2D30" , "CP2D31" , "CP2D32" ,
|
|
|
|
# CP2H
|
|
"CP2H1" , "CP2H2" , "CP2H3" , "CP2H4" , "CP2H5" , "CP2H6" , "CP2H7" , "CP2H8" ,
|
|
"CP2H9" , "CP2H10" , "CP2H11" , "CP2H12" , "CP2H13" , "CP2H14" , "CP2H15" , "CP2H16" ,
|
|
"CP2H17" , "CP2H18" , "CP2H19" , "CP2H20" , "CP2H21" , "CP2H22" , "CP2H23" , "CP2H24" ,
|
|
"CP2H25" , "CP2H26" , "CP2H27" , "CP2H28" , "CP2H29" , "CP2H30" , "CP2H31" , "CP2H32" ,
|
|
|
|
"pc",
|
|
"code",
|
|
"cycle",
|
|
"int",
|
|
|
|
"eCycle0" , "eCycle1" , "eCycle2" , "eCycle3" , "eCycle4" , "eCycle5" , "eCycle6" , "eCycle7" ,
|
|
"eCycle8" , "eCycle9" , "eCycle10" , "eCycle11" , "eCycle12" , "eCycle13" , "eCycle14" , "eCycle15" ,
|
|
"eCycle16" , "eCycle17" , "eCycle18" , "eCycle19" , "eCycle20" , "eCycle21" , "eCycle22" , "eCycle23" ,
|
|
"eCycle24" , "eCycle25" , "eCycle26" , "eCycle27" , "eCycle28" , "eCycle29" , "eCycle30" , "eCycle31" ,
|
|
|
|
"sCycle0" , "sCycle1" , "sCycle2" , "sCycle3" , "sCycle4" , "sCycle5" , "sCycle6" , "sCycle7" ,
|
|
"sCycle8" , "sCycle9" , "sCycle10" , "sCycle11" , "sCycle12" , "sCycle13" , "sCycle14" , "sCycle15" ,
|
|
"sCycle16" , "sCycle17" , "sCycle18" , "sCycle19" , "sCycle20" , "sCycle21" , "sCycle22" , "sCycle23" ,
|
|
"sCycle24" , "sCycle25" , "sCycle26" , "sCycle27" , "sCycle28" , "sCycle29" , "sCycle30" , "sCycle31" ,
|
|
);
|
|
|
|
my $line;
|
|
my $cpu;
|
|
my $iop = 0;
|
|
while($line = <$in>) {
|
|
if ($line =~ /Dump register data: (0x[0-9a-f]+)/) {
|
|
$cpu = hex($1);
|
|
}
|
|
if ($line =~ /Dump PSX register data: (0x[0-9a-f]+)/) {
|
|
$cpu = hex($1);
|
|
$iop = 1;
|
|
}
|
|
if ($line =~ /ds:(0x[0-9a-f]+)/) {
|
|
my $mem = hex($1);
|
|
my $offset = $mem - $cpu;
|
|
my $pretty;
|
|
# keep only the cpuRegisters structure
|
|
next unless ($offset >= 0 && $offset < 980);
|
|
|
|
if ($iop) {
|
|
my $byte = $offset % 4;
|
|
my $dw = $offset / 4;
|
|
|
|
$pretty = "&$pp_iop_name[$dw]_B$byte";
|
|
} else {
|
|
my $byte = ($offset >= 544) ? $offset % 4 : $offset % 16;
|
|
my $dw = $offset / 4;
|
|
|
|
# FIXME B doesn't work for duplicated register
|
|
$pretty = "&$pp_name[$dw]_B$byte";
|
|
}
|
|
|
|
#print "AH $pretty\n";
|
|
$line =~ s/ds:0x[0-9a-f]+/$pretty/;
|
|
}
|
|
print $line;
|
|
}
|