mirror of
https://github.com/pound-emu/ballistic.git
synced 2026-01-31 01:15:21 +01:00
147 lines
7.2 KiB
XML
147 lines
7.2 KiB
XML
<?xml version="1.0" encoding="utf-8"?>
|
|
<?xml-stylesheet type="text/xsl" encoding="UTF-8" href="iform.xsl" version="1.0"?>
|
|
<!DOCTYPE instructionsection PUBLIC "-//ARM//DTD instructionsection //EN" "iform-p.dtd">
|
|
<!-- Copyright (c) 2010-2022 Arm Limited or its affiliates. All rights reserved. -->
|
|
<!-- This document is Non-Confidential. This document may only be used and distributed in accordance with the terms of the agreement entered into by Arm and the party that Arm delivered this document to. -->
|
|
|
|
<instructionsection id="STADDB_LDADDB" title="STADDB, STADDLB -- A64" type="alias">
|
|
<docvars>
|
|
<docvar key="instr-class" value="general" />
|
|
<docvar key="isa" value="A64" />
|
|
</docvars>
|
|
<heading>STADDB, STADDLB</heading>
|
|
<desc>
|
|
<brief>
|
|
<para>Atomic add on byte in memory, without return</para>
|
|
</brief>
|
|
<authored>
|
|
<para>Atomic add on byte in memory, without return, atomically loads an 8-bit byte from memory, adds the value held in a register to it, and stores the result back to memory.</para>
|
|
<list type="unordered">
|
|
<listitem><content><instruction>STADDB</instruction> does not have release semantics.</content></listitem>
|
|
<listitem><content><instruction>STADDLB</instruction> stores to memory with release semantics, as described in <xref linkend="BEIHCHEF">Load-Acquire, Store-Release</xref>.</content></listitem>
|
|
</list>
|
|
<para>For information about memory accesses see <xref linkend="CHDIIIBB">Load/Store addressing modes</xref>.</para>
|
|
</authored>
|
|
</desc>
|
|
<operationalnotes>
|
|
<para>If PSTATE.DIT is 1, the timing of this instruction is insensitive to the value of the data being loaded or stored.</para>
|
|
</operationalnotes>
|
|
<aliasto refiform="ldaddb.xml" iformid="LDADDB">LDADDB, LDADDAB, LDADDALB, LDADDLB</aliasto>
|
|
<classes>
|
|
<iclass name="Integer" oneof="1" id="iclass_general" no_encodings="2" isa="A64">
|
|
<docvars>
|
|
<docvar key="instr-class" value="general" />
|
|
<docvar key="isa" value="A64" />
|
|
</docvars>
|
|
<iclassintro count="2"></iclassintro>
|
|
<arch_variants>
|
|
<arch_variant name="ARMv8.1" feature="FEAT_LSE" />
|
|
</arch_variants>
|
|
<regdiagram form="32" psname="aarch64/instrs/memory/atomicops/ld" tworows="1">
|
|
<box hibit="31" width="2" name="size" usename="1" settings="2" psbits="xx">
|
|
<c>0</c>
|
|
<c>0</c>
|
|
</box>
|
|
<box hibit="29" width="3" settings="3">
|
|
<c>1</c>
|
|
<c>1</c>
|
|
<c>1</c>
|
|
</box>
|
|
<box hibit="26" name="V" settings="1">
|
|
<c>0</c>
|
|
</box>
|
|
<box hibit="25" width="2" settings="2">
|
|
<c>0</c>
|
|
<c>0</c>
|
|
</box>
|
|
<box hibit="23" name="A" usename="1" settings="1" psbits="x">
|
|
<c>0</c>
|
|
</box>
|
|
<box hibit="22" name="R" usename="1">
|
|
<c></c>
|
|
</box>
|
|
<box hibit="21" settings="1">
|
|
<c>1</c>
|
|
</box>
|
|
<box hibit="20" width="5" name="Rs" usename="1">
|
|
<c colspan="5"></c>
|
|
</box>
|
|
<box hibit="15" name="o3" settings="1">
|
|
<c>0</c>
|
|
</box>
|
|
<box hibit="14" width="3" name="opc" usename="1" settings="3" psbits="xxx">
|
|
<c>0</c>
|
|
<c>0</c>
|
|
<c>0</c>
|
|
</box>
|
|
<box hibit="11" width="2" settings="2">
|
|
<c>0</c>
|
|
<c>0</c>
|
|
</box>
|
|
<box hibit="9" width="5" name="Rn" usename="1">
|
|
<c colspan="5"></c>
|
|
</box>
|
|
<box hibit="4" width="5" name="Rt" usename="1" settings="5" psbits="xxxxx">
|
|
<c>1</c>
|
|
<c>1</c>
|
|
<c>1</c>
|
|
<c>1</c>
|
|
<c>1</c>
|
|
</box>
|
|
</regdiagram>
|
|
<encoding name="STADDB_LDADDB_32_memop" oneofinclass="2" oneof="2" label="No memory ordering" bitdiffs="R == 0">
|
|
<docvars>
|
|
<docvar key="alias_mnemonic" value="STADDB" />
|
|
<docvar key="instr-class" value="general" />
|
|
<docvar key="isa" value="A64" />
|
|
<docvar key="loadstore-order" value="no-order" />
|
|
<docvar key="mnemonic" value="LDADDB" />
|
|
</docvars>
|
|
<box hibit="22" width="1" name="R">
|
|
<c>0</c>
|
|
</box>
|
|
<asmtemplate><text>STADDB </text><a link="sa_ws" hover="32-bit general-purpose register holding data value to be operated on with the contents of memory location (field "Rs")"><Ws></a><text>, [</text><a link="sa_xn_sp" hover="64-bit general-purpose base register or SP (field "Rn")"><Xn|SP></a><text>]</text></asmtemplate>
|
|
<equivalent_to>
|
|
<asmtemplate><a href="ldaddb.xml#LDADDB_32_memop">LDADDB</a><text> </text><a link="sa_ws" hover="32-bit general-purpose register holding data value to be operated on with the contents of memory location (field "Rs")"><Ws></a><text>, WZR, [</text><a link="sa_xn_sp" hover="64-bit general-purpose base register or SP (field "Rn")"><Xn|SP></a><text>]</text></asmtemplate>
|
|
<aliascond>Unconditionally</aliascond>
|
|
</equivalent_to>
|
|
</encoding>
|
|
<encoding name="STADDLB_LDADDLB_32_memop" oneofinclass="2" oneof="2" label="Release" bitdiffs="R == 1">
|
|
<docvars>
|
|
<docvar key="alias_mnemonic" value="STADDLB" />
|
|
<docvar key="instr-class" value="general" />
|
|
<docvar key="isa" value="A64" />
|
|
<docvar key="loadstore-order" value="release" />
|
|
<docvar key="mnemonic" value="LDADDLB" />
|
|
</docvars>
|
|
<box hibit="22" width="1" name="R">
|
|
<c>1</c>
|
|
</box>
|
|
<asmtemplate><text>STADDLB </text><a link="sa_ws" hover="32-bit general-purpose register holding data value to be operated on with the contents of memory location (field "Rs")"><Ws></a><text>, [</text><a link="sa_xn_sp" hover="64-bit general-purpose base register or SP (field "Rn")"><Xn|SP></a><text>]</text></asmtemplate>
|
|
<equivalent_to>
|
|
<asmtemplate><a href="ldaddb.xml#LDADDLB_32_memop">LDADDLB</a><text> </text><a link="sa_ws" hover="32-bit general-purpose register holding data value to be operated on with the contents of memory location (field "Rs")"><Ws></a><text>, WZR, [</text><a link="sa_xn_sp" hover="64-bit general-purpose base register or SP (field "Rn")"><Xn|SP></a><text>]</text></asmtemplate>
|
|
<aliascond>Unconditionally</aliascond>
|
|
</equivalent_to>
|
|
</encoding>
|
|
</iclass>
|
|
</classes>
|
|
<explanations scope="all">
|
|
<explanation enclist="STADDB_LDADDB_32_memop" symboldefcount="1">
|
|
<symbol link="sa_ws"><Ws></symbol>
|
|
<account encodedin="Rs">
|
|
<intro>
|
|
<para>Is the 32-bit name of the general-purpose register holding the data value to be operated on with the contents of the memory location, encoded in the "Rs" field.</para>
|
|
</intro>
|
|
</account>
|
|
</explanation>
|
|
<explanation enclist="STADDB_LDADDB_32_memop" symboldefcount="1">
|
|
<symbol link="sa_xn_sp"><Xn|SP></symbol>
|
|
<account encodedin="Rn">
|
|
<intro>
|
|
<para>Is the 64-bit name of the general-purpose base register or stack pointer, encoded in the "Rn" field.</para>
|
|
</intro>
|
|
</account>
|
|
</explanation>
|
|
</explanations>
|
|
</instructionsection>
|