2008-03-14 01:04:24 +00:00
|
|
|
/*
|
|
|
|
* QEMU ETRAX Interrupt Controller.
|
|
|
|
*
|
|
|
|
* Copyright (c) 2008 Edgar E. Iglesias, Axis Communications AB.
|
|
|
|
*
|
|
|
|
* Permission is hereby granted, free of charge, to any person obtaining a copy
|
|
|
|
* of this software and associated documentation files (the "Software"), to deal
|
|
|
|
* in the Software without restriction, including without limitation the rights
|
|
|
|
* to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
|
|
|
|
* copies of the Software, and to permit persons to whom the Software is
|
|
|
|
* furnished to do so, subject to the following conditions:
|
|
|
|
*
|
|
|
|
* The above copyright notice and this permission notice shall be included in
|
|
|
|
* all copies or substantial portions of the Software.
|
|
|
|
*
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
|
|
* THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
|
|
|
|
* LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
|
|
|
|
* OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
|
|
|
|
* THE SOFTWARE.
|
|
|
|
*/
|
|
|
|
|
2016-01-26 18:17:19 +00:00
|
|
|
#include "qemu/osdep.h"
|
2013-02-04 14:40:22 +00:00
|
|
|
#include "hw/sysbus.h"
|
2019-05-23 14:35:07 +00:00
|
|
|
#include "qemu/module.h"
|
2019-08-12 05:23:42 +00:00
|
|
|
#include "hw/irq.h"
|
2019-08-12 05:23:51 +00:00
|
|
|
#include "hw/qdev-properties.h"
|
2020-09-03 20:43:22 +00:00
|
|
|
#include "qom/object.h"
|
2008-03-14 01:04:24 +00:00
|
|
|
|
|
|
|
#define D(x)
|
|
|
|
|
2009-05-16 10:28:33 +00:00
|
|
|
#define R_RW_MASK 0
|
|
|
|
#define R_R_VECT 1
|
|
|
|
#define R_R_MASKED_VECT 2
|
|
|
|
#define R_R_NMI 3
|
|
|
|
#define R_R_GURU 4
|
|
|
|
#define R_MAX 5
|
2009-05-05 10:38:39 +00:00
|
|
|
|
2013-07-26 17:05:58 +00:00
|
|
|
#define TYPE_ETRAX_FS_PIC "etraxfs,pic"
|
2020-08-31 21:07:33 +00:00
|
|
|
DECLARE_INSTANCE_CHECKER(struct etrax_pic, ETRAX_FS_PIC,
|
|
|
|
TYPE_ETRAX_FS_PIC)
|
2013-07-26 17:05:58 +00:00
|
|
|
|
2009-05-18 20:24:22 +00:00
|
|
|
struct etrax_pic
|
2008-03-14 01:04:24 +00:00
|
|
|
{
|
2013-07-26 17:05:58 +00:00
|
|
|
SysBusDevice parent_obj;
|
|
|
|
|
2011-08-11 11:47:44 +00:00
|
|
|
MemoryRegion mmio;
|
2009-05-18 20:24:22 +00:00
|
|
|
qemu_irq parent_irq;
|
|
|
|
qemu_irq parent_nmi;
|
2009-05-16 10:28:33 +00:00
|
|
|
uint32_t regs[R_MAX];
|
2008-03-14 01:04:24 +00:00
|
|
|
};
|
|
|
|
|
2009-05-18 20:24:22 +00:00
|
|
|
static void pic_update(struct etrax_pic *fs)
|
2009-05-16 10:28:33 +00:00
|
|
|
{
|
|
|
|
uint32_t vector = 0;
|
|
|
|
int i;
|
|
|
|
|
|
|
|
fs->regs[R_R_MASKED_VECT] = fs->regs[R_R_VECT] & fs->regs[R_RW_MASK];
|
|
|
|
|
2011-11-29 08:52:39 +00:00
|
|
|
/* The ETRAX interrupt controller signals interrupts to the core
|
2009-05-16 10:28:33 +00:00
|
|
|
through an interrupt request wire and an irq vector bus. If
|
|
|
|
multiple interrupts are simultaneously active it chooses vector
|
|
|
|
0x30 and lets the sw choose the priorities. */
|
|
|
|
if (fs->regs[R_R_MASKED_VECT]) {
|
|
|
|
uint32_t mv = fs->regs[R_R_MASKED_VECT];
|
|
|
|
for (i = 0; i < 31; i++) {
|
|
|
|
if (mv & 1) {
|
|
|
|
vector = 0x31 + i;
|
|
|
|
/* Check for multiple interrupts. */
|
|
|
|
if (mv > 1)
|
|
|
|
vector = 0x30;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
mv >>= 1;
|
|
|
|
}
|
|
|
|
}
|
2009-05-18 20:24:22 +00:00
|
|
|
|
2019-10-17 17:16:53 +00:00
|
|
|
qemu_set_irq(fs->parent_irq, vector);
|
2008-03-14 01:04:24 +00:00
|
|
|
}
|
|
|
|
|
2011-08-11 11:47:44 +00:00
|
|
|
static uint64_t
|
2012-10-23 10:30:10 +00:00
|
|
|
pic_read(void *opaque, hwaddr addr, unsigned int size)
|
2008-03-14 01:04:24 +00:00
|
|
|
{
|
2009-05-18 20:24:22 +00:00
|
|
|
struct etrax_pic *fs = opaque;
|
2009-05-16 10:28:33 +00:00
|
|
|
uint32_t rval;
|
2008-03-14 01:04:24 +00:00
|
|
|
|
2009-05-16 10:28:33 +00:00
|
|
|
rval = fs->regs[addr >> 2];
|
|
|
|
D(printf("%s %x=%x\n", __func__, addr, rval));
|
|
|
|
return rval;
|
2008-03-14 01:04:24 +00:00
|
|
|
}
|
|
|
|
|
2012-10-23 10:30:10 +00:00
|
|
|
static void pic_write(void *opaque, hwaddr addr,
|
2011-08-11 11:47:44 +00:00
|
|
|
uint64_t value, unsigned int size)
|
2008-03-14 01:04:24 +00:00
|
|
|
{
|
2009-05-18 20:24:22 +00:00
|
|
|
struct etrax_pic *fs = opaque;
|
2009-05-16 10:28:33 +00:00
|
|
|
D(printf("%s addr=%x val=%x\n", __func__, addr, value));
|
2009-05-05 10:38:39 +00:00
|
|
|
|
2009-05-16 10:28:33 +00:00
|
|
|
if (addr == R_RW_MASK) {
|
|
|
|
fs->regs[R_RW_MASK] = value;
|
|
|
|
pic_update(fs);
|
|
|
|
}
|
2008-03-14 01:04:24 +00:00
|
|
|
}
|
|
|
|
|
2011-08-11 11:47:44 +00:00
|
|
|
static const MemoryRegionOps pic_ops = {
|
|
|
|
.read = pic_read,
|
|
|
|
.write = pic_write,
|
|
|
|
.endianness = DEVICE_NATIVE_ENDIAN,
|
|
|
|
.valid = {
|
|
|
|
.min_access_size = 4,
|
|
|
|
.max_access_size = 4
|
|
|
|
}
|
2008-03-14 01:04:24 +00:00
|
|
|
};
|
|
|
|
|
2008-06-09 23:33:30 +00:00
|
|
|
static void nmi_handler(void *opaque, int irq, int level)
|
2009-05-16 10:28:33 +00:00
|
|
|
{
|
2009-05-18 20:24:22 +00:00
|
|
|
struct etrax_pic *fs = (void *)opaque;
|
2009-05-16 10:28:33 +00:00
|
|
|
uint32_t mask;
|
|
|
|
|
|
|
|
mask = 1 << irq;
|
|
|
|
if (level)
|
|
|
|
fs->regs[R_R_NMI] |= mask;
|
|
|
|
else
|
|
|
|
fs->regs[R_R_NMI] &= ~mask;
|
|
|
|
|
2009-05-18 20:24:22 +00:00
|
|
|
qemu_set_irq(fs->parent_nmi, !!fs->regs[R_R_NMI]);
|
2008-06-09 23:33:30 +00:00
|
|
|
}
|
|
|
|
|
2009-05-15 22:23:15 +00:00
|
|
|
static void irq_handler(void *opaque, int irq, int level)
|
2015-03-08 18:30:01 +00:00
|
|
|
{
|
2009-05-18 20:24:22 +00:00
|
|
|
struct etrax_pic *fs = (void *)opaque;
|
2009-05-15 22:23:15 +00:00
|
|
|
|
2015-03-08 18:30:01 +00:00
|
|
|
if (irq >= 30) {
|
|
|
|
nmi_handler(opaque, irq, level);
|
|
|
|
return;
|
|
|
|
}
|
2009-05-15 22:23:15 +00:00
|
|
|
|
2009-05-16 10:28:33 +00:00
|
|
|
irq -= 1;
|
|
|
|
fs->regs[R_R_VECT] &= ~(1 << irq);
|
|
|
|
fs->regs[R_R_VECT] |= (!!level << irq);
|
|
|
|
pic_update(fs);
|
2008-06-09 23:33:30 +00:00
|
|
|
}
|
|
|
|
|
2016-05-12 12:22:24 +00:00
|
|
|
static void etraxfs_pic_init(Object *obj)
|
2008-03-14 01:04:24 +00:00
|
|
|
{
|
2016-05-12 12:22:24 +00:00
|
|
|
DeviceState *dev = DEVICE(obj);
|
|
|
|
struct etrax_pic *s = ETRAX_FS_PIC(obj);
|
|
|
|
SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
|
2008-03-14 01:04:24 +00:00
|
|
|
|
2013-07-26 17:05:58 +00:00
|
|
|
qdev_init_gpio_in(dev, irq_handler, 32);
|
|
|
|
sysbus_init_irq(sbd, &s->parent_irq);
|
|
|
|
sysbus_init_irq(sbd, &s->parent_nmi);
|
2008-03-14 01:04:24 +00:00
|
|
|
|
2016-05-12 12:22:24 +00:00
|
|
|
memory_region_init_io(&s->mmio, obj, &pic_ops, s,
|
2013-06-07 01:25:08 +00:00
|
|
|
"etraxfs-pic", R_MAX * 4);
|
2013-07-26 17:05:58 +00:00
|
|
|
sysbus_init_mmio(sbd, &s->mmio);
|
2008-03-14 01:04:24 +00:00
|
|
|
}
|
2009-05-18 20:24:22 +00:00
|
|
|
|
2013-01-10 15:19:07 +00:00
|
|
|
static const TypeInfo etraxfs_pic_info = {
|
2013-07-26 17:05:58 +00:00
|
|
|
.name = TYPE_ETRAX_FS_PIC,
|
2011-12-08 03:34:16 +00:00
|
|
|
.parent = TYPE_SYS_BUS_DEVICE,
|
|
|
|
.instance_size = sizeof(struct etrax_pic),
|
2016-05-12 12:22:24 +00:00
|
|
|
.instance_init = etraxfs_pic_init,
|
2009-07-15 11:43:31 +00:00
|
|
|
};
|
|
|
|
|
2012-02-09 14:20:55 +00:00
|
|
|
static void etraxfs_pic_register_types(void)
|
2009-05-18 20:24:22 +00:00
|
|
|
{
|
2011-12-08 03:34:16 +00:00
|
|
|
type_register_static(&etraxfs_pic_info);
|
2009-05-18 20:24:22 +00:00
|
|
|
}
|
|
|
|
|
2012-02-09 14:20:55 +00:00
|
|
|
type_init(etraxfs_pic_register_types)
|