2007-11-17 17:14:51 +00:00
|
|
|
#include "hw.h"
|
|
|
|
#include "mips.h"
|
2007-01-24 01:47:51 +00:00
|
|
|
#include "cpu.h"
|
|
|
|
|
|
|
|
/* Raise IRQ to CPU if necessary. It must be called every time the active
|
|
|
|
IRQ may change */
|
|
|
|
void cpu_mips_update_irq(CPUState *env)
|
|
|
|
{
|
2007-03-30 16:44:54 +00:00
|
|
|
if ((env->CP0_Status & (1 << CP0St_IE)) &&
|
|
|
|
!(env->CP0_Status & (1 << CP0St_EXL)) &&
|
|
|
|
!(env->CP0_Status & (1 << CP0St_ERL)) &&
|
|
|
|
!(env->hflags & MIPS_HFLAG_DM)) {
|
|
|
|
if ((env->CP0_Status & env->CP0_Cause & CP0Ca_IP_mask) &&
|
|
|
|
!(env->interrupt_request & CPU_INTERRUPT_HARD)) {
|
2007-01-24 01:47:51 +00:00
|
|
|
cpu_interrupt(env, CPU_INTERRUPT_HARD);
|
|
|
|
}
|
2007-03-30 16:44:54 +00:00
|
|
|
} else
|
2007-01-24 01:47:51 +00:00
|
|
|
cpu_reset_interrupt(env, CPU_INTERRUPT_HARD);
|
|
|
|
}
|
|
|
|
|
2007-04-07 18:14:41 +00:00
|
|
|
static void cpu_mips_irq_request(void *opaque, int irq, int level)
|
2007-01-24 01:47:51 +00:00
|
|
|
{
|
2007-03-18 12:43:40 +00:00
|
|
|
CPUState *env = (CPUState *)opaque;
|
2007-01-24 01:47:51 +00:00
|
|
|
|
2007-03-18 12:43:40 +00:00
|
|
|
if (irq < 0 || irq > 7)
|
2007-01-24 01:47:51 +00:00
|
|
|
return;
|
|
|
|
|
|
|
|
if (level) {
|
2007-03-18 12:43:40 +00:00
|
|
|
env->CP0_Cause |= 1 << (irq + CP0Ca_IP);
|
2007-01-24 01:47:51 +00:00
|
|
|
} else {
|
2007-03-31 16:54:14 +00:00
|
|
|
env->CP0_Cause &= ~(1 << (irq + CP0Ca_IP));
|
2007-01-24 01:47:51 +00:00
|
|
|
}
|
|
|
|
cpu_mips_update_irq(env);
|
|
|
|
}
|
2007-04-07 18:14:41 +00:00
|
|
|
|
|
|
|
void cpu_mips_irq_init_cpu(CPUState *env)
|
|
|
|
{
|
|
|
|
qemu_irq *qi;
|
|
|
|
int i;
|
|
|
|
|
|
|
|
qi = qemu_allocate_irqs(cpu_mips_irq_request, env, 8);
|
|
|
|
for (i = 0; i < 8; i++) {
|
|
|
|
env->irq[i] = qi[i];
|
|
|
|
}
|
|
|
|
}
|