2012-03-29 04:50:31 +00:00
|
|
|
/*
|
|
|
|
* QEMU ARM CPU
|
|
|
|
*
|
|
|
|
* Copyright (c) 2012 SUSE LINUX Products GmbH
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or
|
|
|
|
* modify it under the terms of the GNU General Public License
|
|
|
|
* as published by the Free Software Foundation; either version 2
|
|
|
|
* of the License, or (at your option) any later version.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License
|
|
|
|
* along with this program; if not, see
|
|
|
|
* <http://www.gnu.org/licenses/gpl-2.0.html>
|
|
|
|
*/
|
|
|
|
#ifndef QEMU_ARM_CPU_QOM_H
|
|
|
|
#define QEMU_ARM_CPU_QOM_H
|
|
|
|
|
2019-07-09 15:20:52 +00:00
|
|
|
#include "hw/core/cpu.h"
|
2020-09-03 20:43:22 +00:00
|
|
|
#include "qom/object.h"
|
2012-03-29 04:50:31 +00:00
|
|
|
|
2016-03-15 12:49:25 +00:00
|
|
|
struct arm_boot_info;
|
|
|
|
|
2012-03-29 04:50:31 +00:00
|
|
|
#define TYPE_ARM_CPU "arm-cpu"
|
|
|
|
|
2020-08-31 21:07:37 +00:00
|
|
|
OBJECT_DECLARE_TYPE(ARMCPU, ARMCPUClass,
|
qom: Remove module_obj_name parameter from OBJECT_DECLARE* macros
One of the goals of having less boilerplate on QOM declarations
is to avoid human error. Requiring an extra argument that is
never used is an opportunity for mistakes.
Remove the unused argument from OBJECT_DECLARE_TYPE and
OBJECT_DECLARE_SIMPLE_TYPE.
Coccinelle patch used to convert all users of the macros:
@@
declarer name OBJECT_DECLARE_TYPE;
identifier InstanceType, ClassType, lowercase, UPPERCASE;
@@
OBJECT_DECLARE_TYPE(InstanceType, ClassType,
- lowercase,
UPPERCASE);
@@
declarer name OBJECT_DECLARE_SIMPLE_TYPE;
identifier InstanceType, lowercase, UPPERCASE;
@@
OBJECT_DECLARE_SIMPLE_TYPE(InstanceType,
- lowercase,
UPPERCASE);
Signed-off-by: Eduardo Habkost <ehabkost@redhat.com>
Reviewed-by: Cédric Le Goater <clg@kaod.org>
Acked-by: Cornelia Huck <cohuck@redhat.com>
Acked-by: Igor Mammedov <imammedo@redhat.com>
Acked-by: Paul Durrant <paul@xen.org>
Acked-by: Thomas Huth <thuth@redhat.com>
Message-Id: <20200916182519.415636-4-ehabkost@redhat.com>
Signed-off-by: Eduardo Habkost <ehabkost@redhat.com>
2020-09-16 18:25:17 +00:00
|
|
|
ARM_CPU)
|
2012-03-29 04:50:31 +00:00
|
|
|
|
2018-03-09 17:09:44 +00:00
|
|
|
#define TYPE_ARM_MAX_CPU "max-" TYPE_ARM_CPU
|
|
|
|
|
2020-04-23 07:33:55 +00:00
|
|
|
typedef struct ARMCPUInfo {
|
|
|
|
const char *name;
|
|
|
|
void (*initfn)(Object *obj);
|
|
|
|
void (*class_init)(ObjectClass *oc, void *data);
|
|
|
|
} ARMCPUInfo;
|
|
|
|
|
|
|
|
void arm_cpu_register(const ARMCPUInfo *info);
|
|
|
|
void aarch64_cpu_register(const ARMCPUInfo *info);
|
2018-11-27 08:55:59 +00:00
|
|
|
|
2012-03-29 04:50:31 +00:00
|
|
|
/**
|
|
|
|
* ARMCPUClass:
|
2013-01-05 09:18:18 +00:00
|
|
|
* @parent_realize: The parent class' realize handler.
|
2012-03-29 04:50:31 +00:00
|
|
|
* @parent_reset: The parent class' reset handler.
|
|
|
|
*
|
|
|
|
* An ARM CPU model.
|
|
|
|
*/
|
2020-09-03 20:43:22 +00:00
|
|
|
struct ARMCPUClass {
|
2012-03-29 04:50:31 +00:00
|
|
|
/*< private >*/
|
|
|
|
CPUClass parent_class;
|
|
|
|
/*< public >*/
|
|
|
|
|
2018-11-27 08:55:59 +00:00
|
|
|
const ARMCPUInfo *info;
|
2013-01-05 09:18:18 +00:00
|
|
|
DeviceRealize parent_realize;
|
cpu: Use DeviceClass reset instead of a special CPUClass reset
The CPUClass has a 'reset' method. This is a legacy from when
TYPE_CPU used not to inherit from TYPE_DEVICE. We don't need it any
more, as we can simply use the TYPE_DEVICE reset. The 'cpu_reset()'
function is kept as the API which most places use to reset a CPU; it
is now a wrapper which calls device_cold_reset() and then the
tracepoint function.
This change should not cause CPU objects to be reset more often
than they are at the moment, because:
* nobody is directly calling device_cold_reset() or
qdev_reset_all() on CPU objects
* no CPU object is on a qbus, so they will not be reset either
by somebody calling qbus_reset_all()/bus_cold_reset(), or
by the main "reset sysbus and everything in the qbus tree"
reset that most devices are reset by
Note that this does not change the need for each machine or whatever
to use qemu_register_reset() to arrange to call cpu_reset() -- that
is necessary because CPU objects are not on any qbus, so they don't
get reset when the qbus tree rooted at the sysbus bus is reset, and
this isn't being changed here.
All the changes to the files under target/ were made using the
included Coccinelle script, except:
(1) the deletion of the now-inaccurate and not terribly useful
"CPUClass::reset" comments was done with a perl one-liner afterwards:
perl -n -i -e '/ CPUClass::reset/ or print' target/*/*.c
(2) this bit of the s390 change was done by hand, because the
Coccinelle script is not sophisticated enough to handle the
parent_reset call being inside another function:
| @@ -96,8 +96,9 @@ static void s390_cpu_reset(CPUState *s, cpu_reset_type type)
| S390CPU *cpu = S390_CPU(s);
| S390CPUClass *scc = S390_CPU_GET_CLASS(cpu);
| CPUS390XState *env = &cpu->env;
|+ DeviceState *dev = DEVICE(s);
|
|- scc->parent_reset(s);
|+ scc->parent_reset(dev);
| cpu->env.sigp_order = 0;
| s390_cpu_set_state(S390_CPU_STATE_STOPPED, cpu);
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
Message-Id: <20200303100511.5498-1-peter.maydell@linaro.org>
Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com>
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
Tested-by: Philippe Mathieu-Daudé <philmd@redhat.com>
Signed-off-by: Eduardo Habkost <ehabkost@redhat.com>
2020-03-03 10:05:11 +00:00
|
|
|
DeviceReset parent_reset;
|
2020-09-03 20:43:22 +00:00
|
|
|
};
|
2012-03-29 04:50:31 +00:00
|
|
|
|
|
|
|
|
2013-09-03 19:12:07 +00:00
|
|
|
#define TYPE_AARCH64_CPU "aarch64-cpu"
|
2020-09-03 20:43:22 +00:00
|
|
|
typedef struct AArch64CPUClass AArch64CPUClass;
|
2020-08-31 21:07:33 +00:00
|
|
|
DECLARE_CLASS_CHECKERS(AArch64CPUClass, AARCH64_CPU,
|
|
|
|
TYPE_AARCH64_CPU)
|
2013-09-03 19:12:07 +00:00
|
|
|
|
2020-09-03 20:43:22 +00:00
|
|
|
struct AArch64CPUClass {
|
2013-09-03 19:12:07 +00:00
|
|
|
/*< private >*/
|
|
|
|
ARMCPUClass parent_class;
|
|
|
|
/*< public >*/
|
2020-09-03 20:43:22 +00:00
|
|
|
};
|
2013-09-03 19:12:07 +00:00
|
|
|
|
2012-06-20 11:57:09 +00:00
|
|
|
void register_cp_regs_for_features(ARMCPU *cpu);
|
2013-06-25 17:16:07 +00:00
|
|
|
void init_cpreg_list(ARMCPU *cpu);
|
2012-03-29 04:50:31 +00:00
|
|
|
|
2013-08-20 13:54:31 +00:00
|
|
|
/* Callback functions for the generic timer's timers. */
|
|
|
|
void arm_gt_ptimer_cb(void *opaque);
|
|
|
|
void arm_gt_vtimer_cb(void *opaque);
|
2015-08-13 10:26:18 +00:00
|
|
|
void arm_gt_htimer_cb(void *opaque);
|
2015-08-13 10:26:22 +00:00
|
|
|
void arm_gt_stimer_cb(void *opaque);
|
2020-02-07 14:04:25 +00:00
|
|
|
void arm_gt_hvtimer_cb(void *opaque);
|
2013-08-20 13:54:31 +00:00
|
|
|
|
2015-09-07 09:39:31 +00:00
|
|
|
#define ARM_AFF0_SHIFT 0
|
|
|
|
#define ARM_AFF0_MASK (0xFFULL << ARM_AFF0_SHIFT)
|
|
|
|
#define ARM_AFF1_SHIFT 8
|
|
|
|
#define ARM_AFF1_MASK (0xFFULL << ARM_AFF1_SHIFT)
|
|
|
|
#define ARM_AFF2_SHIFT 16
|
|
|
|
#define ARM_AFF2_MASK (0xFFULL << ARM_AFF2_SHIFT)
|
|
|
|
#define ARM_AFF3_SHIFT 32
|
|
|
|
#define ARM_AFF3_MASK (0xFFULL << ARM_AFF3_SHIFT)
|
2016-10-20 11:26:03 +00:00
|
|
|
#define ARM_DEFAULT_CPUS_PER_CLUSTER 8
|
2015-09-07 09:39:31 +00:00
|
|
|
|
|
|
|
#define ARM32_AFFINITY_MASK (ARM_AFF0_MASK|ARM_AFF1_MASK|ARM_AFF2_MASK)
|
|
|
|
#define ARM64_AFFINITY_MASK \
|
|
|
|
(ARM_AFF0_MASK|ARM_AFF1_MASK|ARM_AFF2_MASK|ARM_AFF3_MASK)
|
2016-10-20 11:26:03 +00:00
|
|
|
#define ARM64_AFFINITY_INVALID (~ARM64_AFFINITY_MASK)
|
2015-09-07 09:39:31 +00:00
|
|
|
|
2012-03-29 04:50:31 +00:00
|
|
|
#endif
|