2012-07-20 07:50:41 +00:00
|
|
|
/*
|
|
|
|
* OpenRISC interrupt helper routines
|
|
|
|
*
|
|
|
|
* Copyright (c) 2011-2012 Jia Liu <proljc@gmail.com>
|
|
|
|
* Feng Gao <gf91597@gmail.com>
|
|
|
|
*
|
|
|
|
* This library is free software; you can redistribute it and/or
|
|
|
|
* modify it under the terms of the GNU Lesser General Public
|
|
|
|
* License as published by the Free Software Foundation; either
|
|
|
|
* version 2 of the License, or (at your option) any later version.
|
|
|
|
*
|
|
|
|
* This library is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
|
|
|
|
* Lesser General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU Lesser General Public
|
|
|
|
* License along with this library; if not, see <http://www.gnu.org/licenses/>.
|
|
|
|
*/
|
|
|
|
|
2016-01-26 18:17:22 +00:00
|
|
|
#include "qemu/osdep.h"
|
2012-07-20 07:50:41 +00:00
|
|
|
#include "cpu.h"
|
2016-03-15 12:18:37 +00:00
|
|
|
#include "exec/exec-all.h"
|
2014-04-08 05:31:41 +00:00
|
|
|
#include "exec/helper-proto.h"
|
2012-07-20 07:50:41 +00:00
|
|
|
|
|
|
|
void HELPER(rfe)(CPUOpenRISCState *env)
|
|
|
|
{
|
2013-01-17 16:30:08 +00:00
|
|
|
OpenRISCCPU *cpu = openrisc_env_get_cpu(env);
|
2013-01-17 17:51:17 +00:00
|
|
|
CPUState *cs = CPU(cpu);
|
2012-07-20 07:50:41 +00:00
|
|
|
#ifndef CONFIG_USER_ONLY
|
|
|
|
int need_flush_tlb = (cpu->env.sr & (SR_SM | SR_IME | SR_DME)) ^
|
|
|
|
(cpu->env.esr & (SR_SM | SR_IME | SR_DME));
|
|
|
|
#endif
|
|
|
|
cpu->env.pc = cpu->env.epcr;
|
|
|
|
cpu->env.npc = cpu->env.epcr;
|
|
|
|
cpu->env.sr = cpu->env.esr;
|
|
|
|
|
|
|
|
#ifndef CONFIG_USER_ONLY
|
|
|
|
if (cpu->env.sr & SR_DME) {
|
|
|
|
cpu->env.tlb->cpu_openrisc_map_address_data =
|
|
|
|
&cpu_openrisc_get_phys_data;
|
|
|
|
} else {
|
|
|
|
cpu->env.tlb->cpu_openrisc_map_address_data =
|
|
|
|
&cpu_openrisc_get_phys_nommu;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (cpu->env.sr & SR_IME) {
|
|
|
|
cpu->env.tlb->cpu_openrisc_map_address_code =
|
|
|
|
&cpu_openrisc_get_phys_code;
|
|
|
|
} else {
|
|
|
|
cpu->env.tlb->cpu_openrisc_map_address_code =
|
|
|
|
&cpu_openrisc_get_phys_nommu;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (need_flush_tlb) {
|
2013-09-04 00:19:44 +00:00
|
|
|
tlb_flush(cs, 1);
|
2012-07-20 07:50:41 +00:00
|
|
|
}
|
|
|
|
#endif
|
2013-01-17 17:51:17 +00:00
|
|
|
cs->interrupt_request |= CPU_INTERRUPT_EXITTB;
|
2012-07-20 07:50:41 +00:00
|
|
|
}
|