2007-09-16 21:08:06 +00:00
|
|
|
/*
|
2006-05-13 16:11:23 +00:00
|
|
|
* ARM Versatile/PB PCI host controller
|
|
|
|
*
|
2009-05-14 21:35:08 +00:00
|
|
|
* Copyright (c) 2006-2009 CodeSourcery.
|
2006-05-13 16:11:23 +00:00
|
|
|
* Written by Paul Brook
|
|
|
|
*
|
2011-06-26 02:21:35 +00:00
|
|
|
* This code is licensed under the LGPL.
|
2006-05-13 16:11:23 +00:00
|
|
|
*/
|
|
|
|
|
2009-05-14 21:35:08 +00:00
|
|
|
#include "sysbus.h"
|
2007-11-17 17:14:51 +00:00
|
|
|
#include "pci.h"
|
2009-11-12 05:58:30 +00:00
|
|
|
#include "pci_host.h"
|
2011-07-26 11:26:19 +00:00
|
|
|
#include "exec-memory.h"
|
2009-05-14 21:35:08 +00:00
|
|
|
|
|
|
|
typedef struct {
|
|
|
|
SysBusDevice busdev;
|
|
|
|
qemu_irq irq[4];
|
|
|
|
int realview;
|
2011-08-15 14:17:32 +00:00
|
|
|
MemoryRegion mem_config;
|
|
|
|
MemoryRegion mem_config2;
|
|
|
|
MemoryRegion isa;
|
2009-05-14 21:35:08 +00:00
|
|
|
} PCIVPBState;
|
2006-05-13 16:11:23 +00:00
|
|
|
|
2009-10-01 21:12:16 +00:00
|
|
|
static inline uint32_t vpb_pci_config_addr(target_phys_addr_t addr)
|
2006-05-13 16:11:23 +00:00
|
|
|
{
|
2006-09-24 17:01:44 +00:00
|
|
|
return addr & 0xffffff;
|
2006-05-13 16:11:23 +00:00
|
|
|
}
|
|
|
|
|
2011-08-15 14:17:32 +00:00
|
|
|
static void pci_vpb_config_write(void *opaque, target_phys_addr_t addr,
|
|
|
|
uint64_t val, unsigned size)
|
2006-05-13 16:11:23 +00:00
|
|
|
{
|
2011-08-15 14:17:32 +00:00
|
|
|
pci_data_write(opaque, vpb_pci_config_addr(addr), val, size);
|
2006-05-13 16:11:23 +00:00
|
|
|
}
|
|
|
|
|
2011-08-15 14:17:32 +00:00
|
|
|
static uint64_t pci_vpb_config_read(void *opaque, target_phys_addr_t addr,
|
|
|
|
unsigned size)
|
2006-05-13 16:11:23 +00:00
|
|
|
{
|
|
|
|
uint32_t val;
|
2011-08-15 14:17:32 +00:00
|
|
|
val = pci_data_read(opaque, vpb_pci_config_addr(addr), size);
|
2006-05-13 16:11:23 +00:00
|
|
|
return val;
|
|
|
|
}
|
|
|
|
|
2011-08-15 14:17:32 +00:00
|
|
|
static const MemoryRegionOps pci_vpb_config_ops = {
|
|
|
|
.read = pci_vpb_config_read,
|
|
|
|
.write = pci_vpb_config_write,
|
|
|
|
.endianness = DEVICE_NATIVE_ENDIAN,
|
2006-05-13 16:11:23 +00:00
|
|
|
};
|
|
|
|
|
2006-09-24 00:16:34 +00:00
|
|
|
static int pci_vpb_map_irq(PCIDevice *d, int irq_num)
|
|
|
|
{
|
|
|
|
return irq_num;
|
|
|
|
}
|
|
|
|
|
2009-08-28 13:28:17 +00:00
|
|
|
static void pci_vpb_set_irq(void *opaque, int irq_num, int level)
|
2006-05-13 16:11:23 +00:00
|
|
|
{
|
2009-08-28 13:28:17 +00:00
|
|
|
qemu_irq *pic = opaque;
|
|
|
|
|
2009-05-14 21:35:07 +00:00
|
|
|
qemu_set_irq(pic[irq_num], level);
|
2006-05-13 16:11:23 +00:00
|
|
|
}
|
|
|
|
|
2009-08-14 08:36:05 +00:00
|
|
|
static int pci_vpb_init(SysBusDevice *dev)
|
2009-05-14 21:35:08 +00:00
|
|
|
{
|
|
|
|
PCIVPBState *s = FROM_SYSBUS(PCIVPBState, dev);
|
|
|
|
PCIBus *bus;
|
2009-05-14 21:35:07 +00:00
|
|
|
int i;
|
2006-09-23 17:40:58 +00:00
|
|
|
|
2009-05-14 21:35:07 +00:00
|
|
|
for (i = 0; i < 4; i++) {
|
2009-05-14 21:35:08 +00:00
|
|
|
sysbus_init_irq(dev, &s->irq[i]);
|
2006-09-23 17:40:58 +00:00
|
|
|
}
|
2009-05-22 23:05:19 +00:00
|
|
|
bus = pci_register_bus(&dev->qdev, "pci",
|
|
|
|
pci_vpb_set_irq, pci_vpb_map_irq, s->irq,
|
2011-08-08 13:09:04 +00:00
|
|
|
get_system_memory(), get_system_io(),
|
2010-06-23 07:15:25 +00:00
|
|
|
PCI_DEVFN(11, 0), 4);
|
2009-05-14 21:35:08 +00:00
|
|
|
|
2006-05-13 16:11:23 +00:00
|
|
|
/* ??? Register memory space. */
|
|
|
|
|
2011-09-01 17:36:53 +00:00
|
|
|
/* Our memory regions are:
|
|
|
|
* 0 : PCI self config window
|
|
|
|
* 1 : PCI config window
|
|
|
|
* 2 : PCI IO window (realview_pci only)
|
|
|
|
*/
|
2011-08-15 14:17:32 +00:00
|
|
|
memory_region_init_io(&s->mem_config, &pci_vpb_config_ops, bus,
|
|
|
|
"pci-vpb-selfconfig", 0x1000000);
|
2011-11-27 09:38:10 +00:00
|
|
|
sysbus_init_mmio(dev, &s->mem_config);
|
2011-08-15 14:17:32 +00:00
|
|
|
memory_region_init_io(&s->mem_config2, &pci_vpb_config_ops, bus,
|
|
|
|
"pci-vpb-config", 0x1000000);
|
2011-11-27 09:38:10 +00:00
|
|
|
sysbus_init_mmio(dev, &s->mem_config2);
|
2011-08-15 14:17:32 +00:00
|
|
|
if (s->realview) {
|
|
|
|
isa_mmio_setup(&s->isa, 0x0100000);
|
2011-11-27 09:38:10 +00:00
|
|
|
sysbus_init_mmio(dev, &s->isa);
|
2011-08-15 14:17:32 +00:00
|
|
|
}
|
|
|
|
|
2009-05-14 21:35:08 +00:00
|
|
|
pci_create_simple(bus, -1, "versatile_pci_host");
|
2009-08-14 08:36:05 +00:00
|
|
|
return 0;
|
2009-05-14 21:35:08 +00:00
|
|
|
}
|
2006-09-23 17:40:58 +00:00
|
|
|
|
2009-08-14 08:36:05 +00:00
|
|
|
static int pci_realview_init(SysBusDevice *dev)
|
2009-05-14 21:35:08 +00:00
|
|
|
{
|
|
|
|
PCIVPBState *s = FROM_SYSBUS(PCIVPBState, dev);
|
|
|
|
s->realview = 1;
|
2009-08-14 08:36:05 +00:00
|
|
|
return pci_vpb_init(dev);
|
2009-05-14 21:35:08 +00:00
|
|
|
}
|
2006-05-13 16:11:23 +00:00
|
|
|
|
2009-08-14 08:36:05 +00:00
|
|
|
static int versatile_pci_host_init(PCIDevice *d)
|
2009-05-14 21:35:08 +00:00
|
|
|
{
|
2010-02-08 21:36:02 +00:00
|
|
|
pci_set_word(d->config + PCI_STATUS,
|
|
|
|
PCI_STATUS_66MHZ | PCI_STATUS_DEVSEL_MEDIUM);
|
2010-02-08 21:33:33 +00:00
|
|
|
pci_set_byte(d->config + PCI_LATENCY_TIMER, 0x10);
|
2009-08-14 08:36:05 +00:00
|
|
|
return 0;
|
2009-05-14 21:35:08 +00:00
|
|
|
}
|
2006-05-13 16:11:23 +00:00
|
|
|
|
2011-12-04 18:22:06 +00:00
|
|
|
static void versatile_pci_host_class_init(ObjectClass *klass, void *data)
|
|
|
|
{
|
|
|
|
PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
|
|
|
|
|
|
|
|
k->init = versatile_pci_host_init;
|
|
|
|
k->vendor_id = PCI_VENDOR_ID_XILINX;
|
|
|
|
k->device_id = PCI_DEVICE_ID_XILINX_XC2VP30;
|
|
|
|
k->class_id = PCI_CLASS_PROCESSOR_CO;
|
|
|
|
}
|
|
|
|
|
2011-12-08 03:34:16 +00:00
|
|
|
static TypeInfo versatile_pci_host_info = {
|
|
|
|
.name = "versatile_pci_host",
|
|
|
|
.parent = TYPE_PCI_DEVICE,
|
|
|
|
.instance_size = sizeof(PCIDevice),
|
|
|
|
.class_init = versatile_pci_host_class_init,
|
2009-06-30 12:12:07 +00:00
|
|
|
};
|
|
|
|
|
2012-01-24 19:12:29 +00:00
|
|
|
static void pci_vpb_class_init(ObjectClass *klass, void *data)
|
|
|
|
{
|
|
|
|
SysBusDeviceClass *sdc = SYS_BUS_DEVICE_CLASS(klass);
|
|
|
|
|
|
|
|
sdc->init = pci_vpb_init;
|
|
|
|
}
|
|
|
|
|
2011-12-08 03:34:16 +00:00
|
|
|
static TypeInfo pci_vpb_info = {
|
|
|
|
.name = "versatile_pci",
|
|
|
|
.parent = TYPE_SYS_BUS_DEVICE,
|
|
|
|
.instance_size = sizeof(PCIVPBState),
|
|
|
|
.class_init = pci_vpb_class_init,
|
2012-01-24 19:12:29 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
static void pci_realview_class_init(ObjectClass *klass, void *data)
|
|
|
|
{
|
|
|
|
SysBusDeviceClass *sdc = SYS_BUS_DEVICE_CLASS(klass);
|
|
|
|
|
|
|
|
sdc->init = pci_realview_init;
|
|
|
|
}
|
|
|
|
|
2011-12-08 03:34:16 +00:00
|
|
|
static TypeInfo pci_realview_info = {
|
|
|
|
.name = "realview_pci",
|
|
|
|
.parent = TYPE_SYS_BUS_DEVICE,
|
|
|
|
.instance_size = sizeof(PCIVPBState),
|
|
|
|
.class_init = pci_realview_class_init,
|
2012-01-24 19:12:29 +00:00
|
|
|
};
|
|
|
|
|
2012-02-09 14:20:55 +00:00
|
|
|
static void versatile_pci_register_types(void)
|
2009-05-14 21:35:08 +00:00
|
|
|
{
|
2011-12-08 03:34:16 +00:00
|
|
|
type_register_static(&pci_vpb_info);
|
|
|
|
type_register_static(&pci_realview_info);
|
|
|
|
type_register_static(&versatile_pci_host_info);
|
2006-05-13 16:11:23 +00:00
|
|
|
}
|
2009-05-14 21:35:08 +00:00
|
|
|
|
2012-02-09 14:20:55 +00:00
|
|
|
type_init(versatile_pci_register_types)
|