2016-03-16 17:06:01 +00:00
|
|
|
/*
|
|
|
|
* OpenPOWER Palmetto BMC
|
|
|
|
*
|
|
|
|
* Andrew Jeffery <andrew@aj.id.au>
|
|
|
|
*
|
|
|
|
* Copyright 2016 IBM Corp.
|
|
|
|
*
|
|
|
|
* This code is licensed under the GPL version 2 or later. See
|
|
|
|
* the COPYING file in the top-level directory.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include "qemu/osdep.h"
|
include/qemu/osdep.h: Don't include qapi/error.h
Commit 57cb38b included qapi/error.h into qemu/osdep.h to get the
Error typedef. Since then, we've moved to include qemu/osdep.h
everywhere. Its file comment explains: "To avoid getting into
possible circular include dependencies, this file should not include
any other QEMU headers, with the exceptions of config-host.h,
compiler.h, os-posix.h and os-win32.h, all of which are doing a
similar job to this file and are under similar constraints."
qapi/error.h doesn't do a similar job, and it doesn't adhere to
similar constraints: it includes qapi-types.h. That's in excess of
100KiB of crap most .c files don't actually need.
Add the typedef to qemu/typedefs.h, and include that instead of
qapi/error.h. Include qapi/error.h in .c files that need it and don't
get it now. Include qapi-types.h in qom/object.h for uint16List.
Update scripts/clean-includes accordingly. Update it further to match
reality: replace config.h by config-target.h, add sysemu/os-posix.h,
sysemu/os-win32.h. Update the list of includes in the qemu/osdep.h
comment quoted above similarly.
This reduces the number of objects depending on qapi/error.h from "all
of them" to less than a third. Unfortunately, the number depending on
qapi-types.h shrinks only a little. More work is needed for that one.
Signed-off-by: Markus Armbruster <armbru@redhat.com>
[Fix compilation without the spice devel packages. - Paolo]
Signed-off-by: Paolo Bonzini <pbonzini@redhat.com>
2016-03-14 08:01:28 +00:00
|
|
|
#include "qapi/error.h"
|
2016-01-19 20:51:44 +00:00
|
|
|
#include "cpu.h"
|
2016-03-16 17:06:01 +00:00
|
|
|
#include "exec/address-spaces.h"
|
2019-05-23 13:47:43 +00:00
|
|
|
#include "hw/arm/boot.h"
|
2018-09-25 13:02:33 +00:00
|
|
|
#include "hw/arm/aspeed.h"
|
2016-09-22 17:13:05 +00:00
|
|
|
#include "hw/arm/aspeed_soc.h"
|
2016-03-16 17:06:01 +00:00
|
|
|
#include "hw/boards.h"
|
2018-11-14 00:31:27 +00:00
|
|
|
#include "hw/i2c/smbus_eeprom.h"
|
2019-04-12 16:54:05 +00:00
|
|
|
#include "hw/misc/pca9552.h"
|
|
|
|
#include "hw/misc/tmp105.h"
|
2015-12-15 12:16:16 +00:00
|
|
|
#include "qemu/log.h"
|
2016-07-04 12:06:38 +00:00
|
|
|
#include "sysemu/block-backend.h"
|
2019-07-01 16:26:16 +00:00
|
|
|
#include "sysemu/sysemu.h"
|
2017-01-20 11:15:08 +00:00
|
|
|
#include "hw/loader.h"
|
|
|
|
#include "qemu/error-report.h"
|
2019-05-07 11:55:02 +00:00
|
|
|
#include "qemu/units.h"
|
2016-03-16 17:06:01 +00:00
|
|
|
|
2016-09-22 17:13:05 +00:00
|
|
|
static struct arm_boot_info aspeed_board_binfo = {
|
2016-09-22 17:13:05 +00:00
|
|
|
.board_id = -1, /* device-tree-only board */
|
2016-03-16 17:06:01 +00:00
|
|
|
};
|
|
|
|
|
2018-11-28 09:35:36 +00:00
|
|
|
struct AspeedBoardState {
|
2016-09-22 17:13:05 +00:00
|
|
|
AspeedSoCState soc;
|
2019-07-01 16:26:17 +00:00
|
|
|
MemoryRegion ram_container;
|
2016-03-16 17:06:01 +00:00
|
|
|
MemoryRegion ram;
|
2018-08-16 13:05:29 +00:00
|
|
|
MemoryRegion max_ram;
|
2018-11-28 09:35:36 +00:00
|
|
|
};
|
2016-03-16 17:06:01 +00:00
|
|
|
|
2016-12-27 14:59:27 +00:00
|
|
|
/* Palmetto hardware value: 0x120CE416 */
|
2016-09-22 17:13:05 +00:00
|
|
|
#define PALMETTO_BMC_HW_STRAP1 ( \
|
|
|
|
SCU_AST2400_HW_STRAP_DRAM_SIZE(DRAM_SIZE_256MB) | \
|
|
|
|
SCU_AST2400_HW_STRAP_DRAM_CONFIG(2 /* DDR3 with CL=6, CWL=5 */) | \
|
|
|
|
SCU_AST2400_HW_STRAP_ACPI_DIS | \
|
|
|
|
SCU_AST2400_HW_STRAP_SET_CLK_SOURCE(AST2400_CLK_48M_IN) | \
|
|
|
|
SCU_HW_STRAP_VGA_CLASS_CODE | \
|
|
|
|
SCU_HW_STRAP_LPC_RESET_PIN | \
|
|
|
|
SCU_HW_STRAP_SPI_MODE(SCU_HW_STRAP_SPI_M_S_EN) | \
|
|
|
|
SCU_AST2400_HW_STRAP_SET_CPU_AHB_RATIO(AST2400_CPU_AHB_RATIO_2_1) | \
|
|
|
|
SCU_HW_STRAP_SPI_WIDTH | \
|
|
|
|
SCU_HW_STRAP_VGA_SIZE_SET(VGA_16M_DRAM) | \
|
|
|
|
SCU_AST2400_HW_STRAP_BOOT_MODE(AST2400_SPI_BOOT))
|
|
|
|
|
2016-12-27 14:59:27 +00:00
|
|
|
/* AST2500 evb hardware value: 0xF100C2E6 */
|
2016-09-22 17:13:06 +00:00
|
|
|
#define AST2500_EVB_HW_STRAP1 (( \
|
|
|
|
AST2500_HW_STRAP1_DEFAULTS | \
|
|
|
|
SCU_AST2500_HW_STRAP_SPI_AUTOFETCH_ENABLE | \
|
|
|
|
SCU_AST2500_HW_STRAP_GPIO_STRAP_ENABLE | \
|
|
|
|
SCU_AST2500_HW_STRAP_UART_DEBUG | \
|
|
|
|
SCU_AST2500_HW_STRAP_DDR4_ENABLE | \
|
|
|
|
SCU_HW_STRAP_MAC1_RGMII | \
|
|
|
|
SCU_HW_STRAP_MAC0_RGMII) & \
|
|
|
|
~SCU_HW_STRAP_2ND_BOOT_WDT)
|
|
|
|
|
2016-12-27 14:59:27 +00:00
|
|
|
/* Romulus hardware value: 0xF10AD206 */
|
|
|
|
#define ROMULUS_BMC_HW_STRAP1 ( \
|
|
|
|
AST2500_HW_STRAP1_DEFAULTS | \
|
|
|
|
SCU_AST2500_HW_STRAP_SPI_AUTOFETCH_ENABLE | \
|
|
|
|
SCU_AST2500_HW_STRAP_GPIO_STRAP_ENABLE | \
|
|
|
|
SCU_AST2500_HW_STRAP_UART_DEBUG | \
|
|
|
|
SCU_AST2500_HW_STRAP_DDR4_ENABLE | \
|
|
|
|
SCU_AST2500_HW_STRAP_ACPI_ENABLE | \
|
|
|
|
SCU_HW_STRAP_SPI_MODE(SCU_HW_STRAP_SPI_MASTER))
|
|
|
|
|
2019-07-01 16:26:17 +00:00
|
|
|
/* Swift hardware value: 0xF11AD206 */
|
|
|
|
#define SWIFT_BMC_HW_STRAP1 ( \
|
|
|
|
AST2500_HW_STRAP1_DEFAULTS | \
|
|
|
|
SCU_AST2500_HW_STRAP_SPI_AUTOFETCH_ENABLE | \
|
|
|
|
SCU_AST2500_HW_STRAP_GPIO_STRAP_ENABLE | \
|
|
|
|
SCU_AST2500_HW_STRAP_UART_DEBUG | \
|
|
|
|
SCU_AST2500_HW_STRAP_DDR4_ENABLE | \
|
|
|
|
SCU_H_PLL_BYPASS_EN | \
|
|
|
|
SCU_AST2500_HW_STRAP_ACPI_ENABLE | \
|
|
|
|
SCU_HW_STRAP_SPI_MODE(SCU_HW_STRAP_SPI_MASTER))
|
|
|
|
|
2018-06-08 12:15:32 +00:00
|
|
|
/* Witherspoon hardware value: 0xF10AD216 (but use romulus definition) */
|
|
|
|
#define WITHERSPOON_BMC_HW_STRAP1 ROMULUS_BMC_HW_STRAP1
|
|
|
|
|
2018-08-16 13:05:29 +00:00
|
|
|
/*
|
|
|
|
* The max ram region is for firmwares that scan the address space
|
|
|
|
* with load/store to guess how much RAM the SoC has.
|
|
|
|
*/
|
|
|
|
static uint64_t max_ram_read(void *opaque, hwaddr offset, unsigned size)
|
|
|
|
{
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void max_ram_write(void *opaque, hwaddr offset, uint64_t value,
|
|
|
|
unsigned size)
|
|
|
|
{
|
|
|
|
/* Discard writes */
|
|
|
|
}
|
|
|
|
|
|
|
|
static const MemoryRegionOps max_ram_ops = {
|
|
|
|
.read = max_ram_read,
|
|
|
|
.write = max_ram_write,
|
|
|
|
.endianness = DEVICE_NATIVE_ENDIAN,
|
|
|
|
};
|
|
|
|
|
2017-01-20 11:15:08 +00:00
|
|
|
#define FIRMWARE_ADDR 0x0
|
|
|
|
|
|
|
|
static void write_boot_rom(DriveInfo *dinfo, hwaddr addr, size_t rom_size,
|
|
|
|
Error **errp)
|
|
|
|
{
|
|
|
|
BlockBackend *blk = blk_by_legacy_dinfo(dinfo);
|
|
|
|
uint8_t *storage;
|
2017-02-10 17:40:29 +00:00
|
|
|
int64_t size;
|
|
|
|
|
|
|
|
/* The block backend size should have already been 'validated' by
|
|
|
|
* the creation of the m25p80 object.
|
|
|
|
*/
|
|
|
|
size = blk_getlength(blk);
|
|
|
|
if (size <= 0) {
|
|
|
|
error_setg(errp, "failed to get flash size");
|
|
|
|
return;
|
|
|
|
}
|
2017-01-20 11:15:08 +00:00
|
|
|
|
2017-02-10 17:40:29 +00:00
|
|
|
if (rom_size > size) {
|
|
|
|
rom_size = size;
|
2017-01-20 11:15:08 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
storage = g_new0(uint8_t, rom_size);
|
|
|
|
if (blk_pread(blk, 0, storage, rom_size) < 0) {
|
|
|
|
error_setg(errp, "failed to read the initial flash content");
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
rom_add_blob_fixed("aspeed.boot_rom", storage, rom_size, addr);
|
|
|
|
g_free(storage);
|
|
|
|
}
|
|
|
|
|
2016-09-22 17:13:05 +00:00
|
|
|
static void aspeed_board_init_flashes(AspeedSMCState *s, const char *flashtype,
|
2016-07-04 12:06:38 +00:00
|
|
|
Error **errp)
|
|
|
|
{
|
|
|
|
int i ;
|
|
|
|
|
|
|
|
for (i = 0; i < s->num_cs; ++i) {
|
|
|
|
AspeedSMCFlash *fl = &s->flashes[i];
|
|
|
|
DriveInfo *dinfo = drive_get_next(IF_MTD);
|
|
|
|
qemu_irq cs_line;
|
|
|
|
|
|
|
|
fl->flash = ssi_create_slave_no_init(s->spi, flashtype);
|
|
|
|
if (dinfo) {
|
|
|
|
qdev_prop_set_drive(fl->flash, "drive", blk_by_legacy_dinfo(dinfo),
|
|
|
|
errp);
|
|
|
|
}
|
|
|
|
qdev_init_nofail(fl->flash);
|
|
|
|
|
|
|
|
cs_line = qdev_get_gpio_in_named(fl->flash, SSI_GPIO_CS, 0);
|
|
|
|
sysbus_connect_irq(SYS_BUS_DEVICE(s), i + 1, cs_line);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2016-09-22 17:13:05 +00:00
|
|
|
static void aspeed_board_init(MachineState *machine,
|
|
|
|
const AspeedBoardConfig *cfg)
|
2016-03-16 17:06:01 +00:00
|
|
|
{
|
2016-09-22 17:13:05 +00:00
|
|
|
AspeedBoardState *bmc;
|
2016-09-22 17:13:05 +00:00
|
|
|
AspeedSoCClass *sc;
|
2017-01-20 11:15:08 +00:00
|
|
|
DriveInfo *drive0 = drive_get(IF_MTD, 0, 0);
|
2018-08-16 13:05:29 +00:00
|
|
|
ram_addr_t max_ram_size;
|
2016-03-16 17:06:01 +00:00
|
|
|
|
2016-09-22 17:13:05 +00:00
|
|
|
bmc = g_new0(AspeedBoardState, 1);
|
2019-07-01 16:26:17 +00:00
|
|
|
|
|
|
|
memory_region_init(&bmc->ram_container, NULL, "aspeed-ram-container",
|
|
|
|
UINT32_MAX);
|
|
|
|
|
hw/arm/aspeed: Use object_initialize_child for correct ref. counting
As explained in commit aff39be0ed97:
Both functions, object_initialize() and object_property_add_child()
increase the reference counter of the new object, so one of the
references has to be dropped afterwards to get the reference
counting right. Otherwise the child object will not be properly
cleaned up when the parent gets destroyed.
Thus let's use now object_initialize_child() instead to get the
reference counting here right.
This patch was generated using the following Coccinelle script
(with a bit of manual fix-up for overly long lines):
@use_object_initialize_child@
expression parent_obj;
expression child_ptr;
expression child_name;
expression child_type;
expression child_size;
expression errp;
@@
(
- object_initialize(child_ptr, child_size, child_type);
+ object_initialize_child(parent_obj, child_name, child_ptr, child_size,
+ child_type, &error_abort, NULL);
... when != parent_obj
- object_property_add_child(parent_obj, child_name, OBJECT(child_ptr), NULL);
...
?- object_unref(OBJECT(child_ptr));
|
- object_initialize(child_ptr, child_size, child_type);
+ object_initialize_child(parent_obj, child_name, child_ptr, child_size,
+ child_type, errp, NULL);
... when != parent_obj
- object_property_add_child(parent_obj, child_name, OBJECT(child_ptr), errp);
...
?- object_unref(OBJECT(child_ptr));
)
@use_sysbus_init_child_obj@
expression parent_obj;
expression dev;
expression child_ptr;
expression child_name;
expression child_type;
expression child_size;
expression errp;
@@
(
- object_initialize_child(parent_obj, child_name, child_ptr, child_size,
- child_type, errp, NULL);
+ sysbus_init_child_obj(parent_obj, child_name, child_ptr, child_size,
+ child_type);
...
- qdev_set_parent_bus(DEVICE(child_ptr), sysbus_get_default());
|
- object_initialize_child(parent_obj, child_name, child_ptr, child_size,
- child_type, errp, NULL);
+ sysbus_init_child_obj(parent_obj, child_name, child_ptr, child_size,
+ child_type);
- dev = DEVICE(child_ptr);
- qdev_set_parent_bus(dev, sysbus_get_default());
)
While the object_initialize() function doesn't take an
'Error *errp' argument, the object_initialize_child() does.
Since this code is used when a machine is created (and is not
yet running), we deliberately choose to use the &error_abort
argument instead of ignoring errors if an object creation failed.
This choice also matches when using sysbus_init_child_obj(),
since its code is:
void sysbus_init_child_obj(Object *parent,
const char *childname, void *child,
size_t childsize, const char *childtype)
{
object_initialize_child(parent, childname, child, childsize,
childtype, &error_abort, NULL);
qdev_set_parent_bus(DEVICE(child), sysbus_get_default());
}
Suggested-by: Eduardo Habkost <ehabkost@redhat.com>
Inspired-by: Thomas Huth <thuth@redhat.com>
Signed-off-by: Philippe Mathieu-Daudé <philmd@redhat.com>
Signed-off-by: Cédric Le Goater <clg@kaod.org>
Reviewed-by: Joel Stanley <joel@jms.id.au>
Message-Id: <20190507163416.24647-8-philmd@redhat.com>
Reviewed-by: Paolo Bonzini <pbonzini@redhat.com>
Signed-off-by: Eduardo Habkost <ehabkost@redhat.com>
2019-05-07 16:34:07 +00:00
|
|
|
object_initialize_child(OBJECT(machine), "soc", &bmc->soc,
|
|
|
|
(sizeof(bmc->soc)), cfg->soc_name, &error_abort,
|
|
|
|
NULL);
|
2016-03-16 17:06:01 +00:00
|
|
|
|
2016-09-22 17:13:05 +00:00
|
|
|
sc = ASPEED_SOC_GET_CLASS(&bmc->soc);
|
|
|
|
|
2017-06-07 16:36:16 +00:00
|
|
|
object_property_set_uint(OBJECT(&bmc->soc), ram_size, "ram-size",
|
|
|
|
&error_abort);
|
2016-09-22 17:13:05 +00:00
|
|
|
object_property_set_int(OBJECT(&bmc->soc), cfg->hw_strap1, "hw-strap1",
|
2016-06-27 14:37:33 +00:00
|
|
|
&error_abort);
|
2016-12-27 14:59:29 +00:00
|
|
|
object_property_set_int(OBJECT(&bmc->soc), cfg->num_cs, "num-cs",
|
|
|
|
&error_abort);
|
2019-07-01 16:26:16 +00:00
|
|
|
object_property_set_int(OBJECT(&bmc->soc), smp_cpus, "num-cpus",
|
|
|
|
&error_abort);
|
2017-11-14 12:20:18 +00:00
|
|
|
if (machine->kernel_filename) {
|
|
|
|
/*
|
|
|
|
* When booting with a -kernel command line there is no u-boot
|
|
|
|
* that runs to unlock the SCU. In this case set the default to
|
|
|
|
* be unlocked as the kernel expects
|
|
|
|
*/
|
|
|
|
object_property_set_int(OBJECT(&bmc->soc), ASPEED_SCU_PROT_KEY,
|
|
|
|
"hw-prot-key", &error_abort);
|
|
|
|
}
|
2016-03-16 17:06:01 +00:00
|
|
|
object_property_set_bool(OBJECT(&bmc->soc), true, "realized",
|
|
|
|
&error_abort);
|
|
|
|
|
2016-09-22 17:13:06 +00:00
|
|
|
/*
|
|
|
|
* Allocate RAM after the memory controller has checked the size
|
|
|
|
* was valid. If not, a default value is used.
|
|
|
|
*/
|
2017-06-07 16:36:16 +00:00
|
|
|
ram_size = object_property_get_uint(OBJECT(&bmc->soc), "ram-size",
|
|
|
|
&error_abort);
|
2016-09-22 17:13:06 +00:00
|
|
|
|
|
|
|
memory_region_allocate_system_memory(&bmc->ram, NULL, "ram", ram_size);
|
2019-07-01 16:26:17 +00:00
|
|
|
memory_region_add_subregion(&bmc->ram_container, 0, &bmc->ram);
|
2019-07-01 16:26:15 +00:00
|
|
|
memory_region_add_subregion(get_system_memory(),
|
2019-07-01 16:26:17 +00:00
|
|
|
sc->info->memmap[ASPEED_SDRAM],
|
|
|
|
&bmc->ram_container);
|
2016-09-22 17:13:06 +00:00
|
|
|
|
2018-08-16 13:05:29 +00:00
|
|
|
max_ram_size = object_property_get_uint(OBJECT(&bmc->soc), "max-ram-size",
|
|
|
|
&error_abort);
|
|
|
|
memory_region_init_io(&bmc->max_ram, NULL, &max_ram_ops, NULL,
|
|
|
|
"max_ram", max_ram_size - ram_size);
|
2019-07-01 16:26:17 +00:00
|
|
|
memory_region_add_subregion(&bmc->ram_container, ram_size, &bmc->max_ram);
|
2018-08-16 13:05:29 +00:00
|
|
|
|
2016-12-27 14:59:27 +00:00
|
|
|
aspeed_board_init_flashes(&bmc->soc.fmc, cfg->fmc_model, &error_abort);
|
|
|
|
aspeed_board_init_flashes(&bmc->soc.spi[0], cfg->spi_model, &error_abort);
|
2016-09-22 17:13:05 +00:00
|
|
|
|
2017-01-20 11:15:08 +00:00
|
|
|
/* Install first FMC flash content as a boot rom. */
|
|
|
|
if (drive0) {
|
|
|
|
AspeedSMCFlash *fl = &bmc->soc.fmc.flashes[0];
|
|
|
|
MemoryRegion *boot_rom = g_new(MemoryRegion, 1);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* create a ROM region using the default mapping window size of
|
2017-02-10 17:40:29 +00:00
|
|
|
* the flash module. The window size is 64MB for the AST2400
|
|
|
|
* SoC and 128MB for the AST2500 SoC, which is twice as big as
|
|
|
|
* needed by the flash modules of the Aspeed machines.
|
2017-01-20 11:15:08 +00:00
|
|
|
*/
|
2018-04-26 10:04:39 +00:00
|
|
|
memory_region_init_rom(boot_rom, OBJECT(bmc), "aspeed.boot_rom",
|
2017-01-20 11:15:08 +00:00
|
|
|
fl->size, &error_abort);
|
|
|
|
memory_region_add_subregion(get_system_memory(), FIRMWARE_ADDR,
|
|
|
|
boot_rom);
|
|
|
|
write_boot_rom(drive0, FIRMWARE_ADDR, fl->size, &error_abort);
|
|
|
|
}
|
|
|
|
|
2016-09-22 17:13:05 +00:00
|
|
|
aspeed_board_binfo.kernel_filename = machine->kernel_filename;
|
|
|
|
aspeed_board_binfo.initrd_filename = machine->initrd_filename;
|
|
|
|
aspeed_board_binfo.kernel_cmdline = machine->kernel_cmdline;
|
|
|
|
aspeed_board_binfo.ram_size = ram_size;
|
2019-07-01 16:26:15 +00:00
|
|
|
aspeed_board_binfo.loader_start = sc->info->memmap[ASPEED_SDRAM];
|
2019-07-01 16:26:16 +00:00
|
|
|
aspeed_board_binfo.nb_cpus = bmc->soc.num_cpus;
|
2016-07-04 12:06:38 +00:00
|
|
|
|
2017-06-02 10:51:49 +00:00
|
|
|
if (cfg->i2c_init) {
|
|
|
|
cfg->i2c_init(bmc);
|
|
|
|
}
|
|
|
|
|
2016-09-22 17:13:05 +00:00
|
|
|
arm_load_kernel(ARM_CPU(first_cpu), &aspeed_board_binfo);
|
|
|
|
}
|
2016-09-22 17:13:05 +00:00
|
|
|
|
2017-06-02 10:51:49 +00:00
|
|
|
static void palmetto_bmc_i2c_init(AspeedBoardState *bmc)
|
|
|
|
{
|
|
|
|
AspeedSoCState *soc = &bmc->soc;
|
2017-06-13 13:56:59 +00:00
|
|
|
DeviceState *dev;
|
2018-06-08 12:15:32 +00:00
|
|
|
uint8_t *eeprom_buf = g_malloc0(32 * 1024);
|
2017-06-02 10:51:49 +00:00
|
|
|
|
|
|
|
/* The palmetto platform expects a ds3231 RTC but a ds1338 is
|
|
|
|
* enough to provide basic RTC features. Alarms will be missing */
|
|
|
|
i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 0), "ds1338", 0x68);
|
2017-06-13 13:56:59 +00:00
|
|
|
|
2018-06-08 12:15:32 +00:00
|
|
|
smbus_eeprom_init_one(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 0), 0x50,
|
|
|
|
eeprom_buf);
|
|
|
|
|
2017-06-13 13:56:59 +00:00
|
|
|
/* add a TMP423 temperature sensor */
|
|
|
|
dev = i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 2),
|
|
|
|
"tmp423", 0x4c);
|
|
|
|
object_property_set_int(OBJECT(dev), 31000, "temperature0", &error_abort);
|
|
|
|
object_property_set_int(OBJECT(dev), 28000, "temperature1", &error_abort);
|
|
|
|
object_property_set_int(OBJECT(dev), 20000, "temperature2", &error_abort);
|
|
|
|
object_property_set_int(OBJECT(dev), 110000, "temperature3", &error_abort);
|
2017-06-02 10:51:49 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static void ast2500_evb_i2c_init(AspeedBoardState *bmc)
|
|
|
|
{
|
|
|
|
AspeedSoCState *soc = &bmc->soc;
|
2018-06-08 12:15:32 +00:00
|
|
|
uint8_t *eeprom_buf = g_malloc0(8 * 1024);
|
|
|
|
|
|
|
|
smbus_eeprom_init_one(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 3), 0x50,
|
|
|
|
eeprom_buf);
|
2017-06-02 10:51:49 +00:00
|
|
|
|
|
|
|
/* The AST2500 EVB expects a LM75 but a TMP105 is compatible */
|
2019-04-12 16:54:05 +00:00
|
|
|
i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 7),
|
|
|
|
TYPE_TMP105, 0x4d);
|
2018-06-08 12:15:32 +00:00
|
|
|
|
|
|
|
/* The AST2500 EVB does not have an RTC. Let's pretend that one is
|
|
|
|
* plugged on the I2C bus header */
|
|
|
|
i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 11), "ds1338", 0x32);
|
2017-06-02 10:51:49 +00:00
|
|
|
}
|
|
|
|
|
2018-06-08 12:15:32 +00:00
|
|
|
static void romulus_bmc_i2c_init(AspeedBoardState *bmc)
|
|
|
|
{
|
|
|
|
AspeedSoCState *soc = &bmc->soc;
|
|
|
|
|
|
|
|
/* The romulus board expects Epson RX8900 I2C RTC but a ds1338 is
|
|
|
|
* good enough */
|
|
|
|
i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 11), "ds1338", 0x32);
|
|
|
|
}
|
|
|
|
|
2019-07-01 16:26:17 +00:00
|
|
|
static void swift_bmc_i2c_init(AspeedBoardState *bmc)
|
|
|
|
{
|
|
|
|
AspeedSoCState *soc = &bmc->soc;
|
|
|
|
|
|
|
|
i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 3), "pca9552", 0x60);
|
|
|
|
|
|
|
|
/* The swift board expects a TMP275 but a TMP105 is compatible */
|
|
|
|
i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 7), "tmp105", 0x48);
|
|
|
|
/* The swift board expects a pca9551 but a pca9552 is compatible */
|
|
|
|
i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 7), "pca9552", 0x60);
|
|
|
|
|
|
|
|
/* The swift board expects an Epson RX8900 RTC but a ds1338 is compatible */
|
|
|
|
i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 8), "ds1338", 0x32);
|
|
|
|
i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 8), "pca9552", 0x60);
|
|
|
|
|
|
|
|
i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 9), "tmp423", 0x4c);
|
|
|
|
/* The swift board expects a pca9539 but a pca9552 is compatible */
|
|
|
|
i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 9), "pca9552", 0x74);
|
|
|
|
|
|
|
|
i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 10), "tmp423", 0x4c);
|
|
|
|
/* The swift board expects a pca9539 but a pca9552 is compatible */
|
|
|
|
i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 10), "pca9552",
|
|
|
|
0x74);
|
|
|
|
|
|
|
|
/* The swift board expects a TMP275 but a TMP105 is compatible */
|
|
|
|
i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 12), "tmp105", 0x48);
|
|
|
|
i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 12), "tmp105", 0x4a);
|
|
|
|
}
|
|
|
|
|
2018-06-08 12:15:32 +00:00
|
|
|
static void witherspoon_bmc_i2c_init(AspeedBoardState *bmc)
|
|
|
|
{
|
|
|
|
AspeedSoCState *soc = &bmc->soc;
|
2018-06-08 12:15:32 +00:00
|
|
|
uint8_t *eeprom_buf = g_malloc0(8 * 1024);
|
2018-06-08 12:15:32 +00:00
|
|
|
|
2019-04-12 16:54:05 +00:00
|
|
|
i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 3), TYPE_PCA9552,
|
|
|
|
0x60);
|
2018-06-08 12:15:32 +00:00
|
|
|
|
2018-06-08 12:15:32 +00:00
|
|
|
i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 4), "tmp423", 0x4c);
|
|
|
|
i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 5), "tmp423", 0x4c);
|
|
|
|
|
|
|
|
/* The Witherspoon expects a TMP275 but a TMP105 is compatible */
|
2019-04-12 16:54:05 +00:00
|
|
|
i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 9), TYPE_TMP105,
|
|
|
|
0x4a);
|
2018-06-08 12:15:32 +00:00
|
|
|
|
|
|
|
/* The witherspoon board expects Epson RX8900 I2C RTC but a ds1338 is
|
|
|
|
* good enough */
|
|
|
|
i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 11), "ds1338", 0x32);
|
2018-06-08 12:15:32 +00:00
|
|
|
|
|
|
|
smbus_eeprom_init_one(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 11), 0x51,
|
|
|
|
eeprom_buf);
|
2019-04-12 16:54:05 +00:00
|
|
|
i2c_create_slave(aspeed_i2c_get_bus(DEVICE(&soc->i2c), 11), TYPE_PCA9552,
|
2018-06-08 12:15:32 +00:00
|
|
|
0x60);
|
2018-06-08 12:15:32 +00:00
|
|
|
}
|
|
|
|
|
2018-09-25 13:02:33 +00:00
|
|
|
static void aspeed_machine_init(MachineState *machine)
|
2018-06-08 12:15:32 +00:00
|
|
|
{
|
2018-09-25 13:02:33 +00:00
|
|
|
AspeedMachineClass *amc = ASPEED_MACHINE_GET_CLASS(machine);
|
|
|
|
|
|
|
|
aspeed_board_init(machine, amc->board);
|
2018-06-08 12:15:32 +00:00
|
|
|
}
|
|
|
|
|
2018-09-25 13:02:33 +00:00
|
|
|
static void aspeed_machine_class_init(ObjectClass *oc, void *data)
|
2018-06-08 12:15:32 +00:00
|
|
|
{
|
|
|
|
MachineClass *mc = MACHINE_CLASS(oc);
|
2018-09-25 13:02:33 +00:00
|
|
|
AspeedMachineClass *amc = ASPEED_MACHINE_CLASS(oc);
|
|
|
|
const AspeedBoardConfig *board = data;
|
2018-06-08 12:15:32 +00:00
|
|
|
|
2018-09-25 13:02:33 +00:00
|
|
|
mc->desc = board->desc;
|
|
|
|
mc->init = aspeed_machine_init;
|
2019-07-01 16:26:16 +00:00
|
|
|
mc->max_cpus = ASPEED_CPUS_NUM;
|
2018-06-08 12:15:32 +00:00
|
|
|
mc->no_sdcard = 1;
|
|
|
|
mc->no_floppy = 1;
|
|
|
|
mc->no_cdrom = 1;
|
|
|
|
mc->no_parallel = 1;
|
2019-05-07 11:55:02 +00:00
|
|
|
if (board->ram) {
|
|
|
|
mc->default_ram_size = board->ram;
|
|
|
|
}
|
2018-09-25 13:02:33 +00:00
|
|
|
amc->board = board;
|
2018-06-08 12:15:32 +00:00
|
|
|
}
|
|
|
|
|
2018-09-25 13:02:33 +00:00
|
|
|
static const TypeInfo aspeed_machine_type = {
|
|
|
|
.name = TYPE_ASPEED_MACHINE,
|
2018-06-08 12:15:32 +00:00
|
|
|
.parent = TYPE_MACHINE,
|
2018-09-25 13:02:33 +00:00
|
|
|
.instance_size = sizeof(AspeedMachine),
|
|
|
|
.class_size = sizeof(AspeedMachineClass),
|
|
|
|
.abstract = true,
|
|
|
|
};
|
|
|
|
|
|
|
|
static const AspeedBoardConfig aspeed_boards[] = {
|
|
|
|
{
|
|
|
|
.name = MACHINE_TYPE_NAME("palmetto-bmc"),
|
|
|
|
.desc = "OpenPOWER Palmetto BMC (ARM926EJ-S)",
|
|
|
|
.soc_name = "ast2400-a1",
|
|
|
|
.hw_strap1 = PALMETTO_BMC_HW_STRAP1,
|
|
|
|
.fmc_model = "n25q256a",
|
|
|
|
.spi_model = "mx25l25635e",
|
|
|
|
.num_cs = 1,
|
|
|
|
.i2c_init = palmetto_bmc_i2c_init,
|
2019-05-07 11:55:02 +00:00
|
|
|
.ram = 256 * MiB,
|
2018-09-25 13:02:33 +00:00
|
|
|
}, {
|
|
|
|
.name = MACHINE_TYPE_NAME("ast2500-evb"),
|
|
|
|
.desc = "Aspeed AST2500 EVB (ARM1176)",
|
|
|
|
.soc_name = "ast2500-a1",
|
|
|
|
.hw_strap1 = AST2500_EVB_HW_STRAP1,
|
|
|
|
.fmc_model = "w25q256",
|
|
|
|
.spi_model = "mx25l25635e",
|
|
|
|
.num_cs = 1,
|
|
|
|
.i2c_init = ast2500_evb_i2c_init,
|
2019-05-07 11:55:02 +00:00
|
|
|
.ram = 512 * MiB,
|
2018-09-25 13:02:33 +00:00
|
|
|
}, {
|
|
|
|
.name = MACHINE_TYPE_NAME("romulus-bmc"),
|
|
|
|
.desc = "OpenPOWER Romulus BMC (ARM1176)",
|
|
|
|
.soc_name = "ast2500-a1",
|
|
|
|
.hw_strap1 = ROMULUS_BMC_HW_STRAP1,
|
|
|
|
.fmc_model = "n25q256a",
|
|
|
|
.spi_model = "mx66l1g45g",
|
|
|
|
.num_cs = 2,
|
|
|
|
.i2c_init = romulus_bmc_i2c_init,
|
2019-05-07 11:55:02 +00:00
|
|
|
.ram = 512 * MiB,
|
2019-07-01 16:26:17 +00:00
|
|
|
}, {
|
|
|
|
.name = MACHINE_TYPE_NAME("swift-bmc"),
|
|
|
|
.desc = "OpenPOWER Swift BMC (ARM1176)",
|
|
|
|
.soc_name = "ast2500-a1",
|
|
|
|
.hw_strap1 = SWIFT_BMC_HW_STRAP1,
|
|
|
|
.fmc_model = "mx66l1g45g",
|
|
|
|
.spi_model = "mx66l1g45g",
|
|
|
|
.num_cs = 2,
|
|
|
|
.i2c_init = swift_bmc_i2c_init,
|
|
|
|
.ram = 512 * MiB,
|
2018-09-25 13:02:33 +00:00
|
|
|
}, {
|
|
|
|
.name = MACHINE_TYPE_NAME("witherspoon-bmc"),
|
|
|
|
.desc = "OpenPOWER Witherspoon BMC (ARM1176)",
|
|
|
|
.soc_name = "ast2500-a1",
|
|
|
|
.hw_strap1 = WITHERSPOON_BMC_HW_STRAP1,
|
|
|
|
.fmc_model = "mx25l25635e",
|
|
|
|
.spi_model = "mx66l1g45g",
|
|
|
|
.num_cs = 2,
|
|
|
|
.i2c_init = witherspoon_bmc_i2c_init,
|
2019-05-07 11:55:02 +00:00
|
|
|
.ram = 512 * MiB,
|
2018-09-25 13:02:33 +00:00
|
|
|
},
|
2018-06-08 12:15:32 +00:00
|
|
|
};
|
|
|
|
|
2018-09-25 13:02:33 +00:00
|
|
|
static void aspeed_machine_types(void)
|
2016-09-22 17:13:05 +00:00
|
|
|
{
|
2018-09-25 13:02:33 +00:00
|
|
|
int i;
|
|
|
|
|
|
|
|
type_register_static(&aspeed_machine_type);
|
|
|
|
for (i = 0; i < ARRAY_SIZE(aspeed_boards); ++i) {
|
|
|
|
TypeInfo ti = {
|
|
|
|
.name = aspeed_boards[i].name,
|
|
|
|
.parent = TYPE_ASPEED_MACHINE,
|
|
|
|
.class_init = aspeed_machine_class_init,
|
|
|
|
.class_data = (void *)&aspeed_boards[i],
|
|
|
|
};
|
|
|
|
type_register(&ti);
|
|
|
|
}
|
2016-09-22 17:13:05 +00:00
|
|
|
}
|
|
|
|
|
2018-09-25 13:02:33 +00:00
|
|
|
type_init(aspeed_machine_types)
|