2004-03-14 12:20:30 +00:00
|
|
|
/*
|
|
|
|
* QEMU 8259 interrupt controller emulation
|
2007-09-16 21:08:06 +00:00
|
|
|
*
|
2004-03-14 12:20:30 +00:00
|
|
|
* Copyright (c) 2003-2004 Fabrice Bellard
|
2007-09-16 21:08:06 +00:00
|
|
|
*
|
2004-03-14 12:20:30 +00:00
|
|
|
* Permission is hereby granted, free of charge, to any person obtaining a copy
|
|
|
|
* of this software and associated documentation files (the "Software"), to deal
|
|
|
|
* in the Software without restriction, including without limitation the rights
|
|
|
|
* to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
|
|
|
|
* copies of the Software, and to permit persons to whom the Software is
|
|
|
|
* furnished to do so, subject to the following conditions:
|
|
|
|
*
|
|
|
|
* The above copyright notice and this permission notice shall be included in
|
|
|
|
* all copies or substantial portions of the Software.
|
|
|
|
*
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
|
|
* THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
|
|
|
|
* LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
|
|
|
|
* OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
|
|
|
|
* THE SOFTWARE.
|
|
|
|
*/
|
2007-11-17 17:14:51 +00:00
|
|
|
#include "hw.h"
|
|
|
|
#include "pc.h"
|
|
|
|
#include "isa.h"
|
2009-03-05 23:01:23 +00:00
|
|
|
#include "monitor.h"
|
2009-07-20 17:19:25 +00:00
|
|
|
#include "qemu-timer.h"
|
2004-03-14 12:20:30 +00:00
|
|
|
|
|
|
|
/* debug PIC */
|
|
|
|
//#define DEBUG_PIC
|
|
|
|
|
2010-05-29 20:23:19 +00:00
|
|
|
#ifdef DEBUG_PIC
|
|
|
|
#define DPRINTF(fmt, ...) \
|
|
|
|
do { printf("pic: " fmt , ## __VA_ARGS__); } while (0)
|
|
|
|
#else
|
|
|
|
#define DPRINTF(fmt, ...)
|
|
|
|
#endif
|
|
|
|
|
2004-03-14 21:46:48 +00:00
|
|
|
//#define DEBUG_IRQ_LATENCY
|
2004-05-21 11:39:07 +00:00
|
|
|
//#define DEBUG_IRQ_COUNT
|
2004-03-14 21:46:48 +00:00
|
|
|
|
2004-03-14 12:20:30 +00:00
|
|
|
typedef struct PicState {
|
|
|
|
uint8_t last_irr; /* edge detection */
|
|
|
|
uint8_t irr; /* interrupt request register */
|
|
|
|
uint8_t imr; /* interrupt mask register */
|
|
|
|
uint8_t isr; /* interrupt service register */
|
|
|
|
uint8_t priority_add; /* highest irq priority */
|
|
|
|
uint8_t irq_base;
|
|
|
|
uint8_t read_reg_select;
|
|
|
|
uint8_t poll;
|
|
|
|
uint8_t special_mask;
|
|
|
|
uint8_t init_state;
|
|
|
|
uint8_t auto_eoi;
|
|
|
|
uint8_t rotate_on_auto_eoi;
|
|
|
|
uint8_t special_fully_nested_mode;
|
|
|
|
uint8_t init4; /* true if 4 byte init */
|
2007-04-01 18:26:11 +00:00
|
|
|
uint8_t single_mode; /* true if slave pic is not initialized */
|
2004-05-20 12:41:21 +00:00
|
|
|
uint8_t elcr; /* PIIX edge/trigger selection*/
|
|
|
|
uint8_t elcr_mask;
|
2011-10-07 07:19:41 +00:00
|
|
|
qemu_irq int_out;
|
2005-07-02 18:11:44 +00:00
|
|
|
PicState2 *pics_state;
|
2011-08-10 22:28:16 +00:00
|
|
|
MemoryRegion base_io;
|
|
|
|
MemoryRegion elcr_io;
|
2004-03-14 12:20:30 +00:00
|
|
|
} PicState;
|
|
|
|
|
2005-07-02 18:11:44 +00:00
|
|
|
struct PicState2 {
|
|
|
|
/* 0 is master pic, 1 is slave pic */
|
|
|
|
/* XXX: better separation between the two pics */
|
|
|
|
PicState pics[2];
|
|
|
|
void *irq_request_opaque;
|
|
|
|
};
|
2004-03-14 12:20:30 +00:00
|
|
|
|
2004-05-21 11:39:07 +00:00
|
|
|
#if defined(DEBUG_PIC) || defined (DEBUG_IRQ_COUNT)
|
|
|
|
static int irq_level[16];
|
|
|
|
#endif
|
|
|
|
#ifdef DEBUG_IRQ_COUNT
|
|
|
|
static uint64_t irq_count[16];
|
|
|
|
#endif
|
2010-04-01 17:57:09 +00:00
|
|
|
PicState2 *isa_pic;
|
2004-05-21 11:39:07 +00:00
|
|
|
|
2004-03-14 12:20:30 +00:00
|
|
|
/* return the highest priority found in mask (highest = smallest
|
|
|
|
number). Return 8 if no irq */
|
2011-10-07 07:19:38 +00:00
|
|
|
static int get_priority(PicState *s, int mask)
|
2004-03-14 12:20:30 +00:00
|
|
|
{
|
|
|
|
int priority;
|
|
|
|
if (mask == 0)
|
|
|
|
return 8;
|
|
|
|
priority = 0;
|
|
|
|
while ((mask & (1 << ((priority + s->priority_add) & 7))) == 0)
|
|
|
|
priority++;
|
|
|
|
return priority;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* return the pic wanted interrupt. return -1 if none */
|
|
|
|
static int pic_get_irq(PicState *s)
|
|
|
|
{
|
|
|
|
int mask, cur_priority, priority;
|
|
|
|
|
|
|
|
mask = s->irr & ~s->imr;
|
|
|
|
priority = get_priority(s, mask);
|
|
|
|
if (priority == 8)
|
|
|
|
return -1;
|
|
|
|
/* compute current priority. If special fully nested mode on the
|
|
|
|
master, the IRQ coming from the slave is not taken into account
|
|
|
|
for the priority computation. */
|
|
|
|
mask = s->isr;
|
2008-07-19 09:18:48 +00:00
|
|
|
if (s->special_mask)
|
|
|
|
mask &= ~s->imr;
|
2005-07-02 18:11:44 +00:00
|
|
|
if (s->special_fully_nested_mode && s == &s->pics_state->pics[0])
|
2004-03-14 12:20:30 +00:00
|
|
|
mask &= ~(1 << 2);
|
|
|
|
cur_priority = get_priority(s, mask);
|
|
|
|
if (priority < cur_priority) {
|
|
|
|
/* higher priority found: an irq should be generated */
|
|
|
|
return (priority + s->priority_add) & 7;
|
|
|
|
} else {
|
|
|
|
return -1;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2011-10-07 07:19:46 +00:00
|
|
|
/* Update INT output. Must be called every time the output may have changed. */
|
|
|
|
static void pic_update_irq(PicState *s)
|
2004-03-14 12:20:30 +00:00
|
|
|
{
|
2011-10-07 07:19:46 +00:00
|
|
|
int irq;
|
2004-03-14 12:20:30 +00:00
|
|
|
|
2011-10-07 07:19:46 +00:00
|
|
|
irq = pic_get_irq(s);
|
2004-03-14 12:20:30 +00:00
|
|
|
if (irq >= 0) {
|
2011-10-07 07:19:46 +00:00
|
|
|
DPRINTF("pic%d: imr=%x irr=%x padd=%d\n",
|
|
|
|
s == &s->pics_state->pics[0] ? 0 : 1, s->imr, s->irr,
|
|
|
|
s->priority_add);
|
|
|
|
qemu_irq_raise(s->int_out);
|
2011-10-07 07:19:37 +00:00
|
|
|
} else {
|
2011-10-07 07:19:46 +00:00
|
|
|
qemu_irq_lower(s->int_out);
|
2007-01-24 01:47:51 +00:00
|
|
|
}
|
2004-03-14 12:20:30 +00:00
|
|
|
}
|
|
|
|
|
2011-10-07 07:19:40 +00:00
|
|
|
/* set irq level. If an edge is detected, then the IRR is set to 1 */
|
|
|
|
static void pic_set_irq1(PicState *s, int irq, int level)
|
|
|
|
{
|
|
|
|
int mask;
|
|
|
|
mask = 1 << irq;
|
|
|
|
if (s->elcr & mask) {
|
|
|
|
/* level triggered */
|
|
|
|
if (level) {
|
|
|
|
s->irr |= mask;
|
|
|
|
s->last_irr |= mask;
|
|
|
|
} else {
|
|
|
|
s->irr &= ~mask;
|
|
|
|
s->last_irr &= ~mask;
|
|
|
|
}
|
|
|
|
} else {
|
|
|
|
/* edge triggered */
|
|
|
|
if (level) {
|
|
|
|
if ((s->last_irr & mask) == 0) {
|
|
|
|
s->irr |= mask;
|
|
|
|
}
|
|
|
|
s->last_irr |= mask;
|
|
|
|
} else {
|
|
|
|
s->last_irr &= ~mask;
|
|
|
|
}
|
|
|
|
}
|
2011-10-07 07:19:46 +00:00
|
|
|
pic_update_irq(s);
|
2011-10-07 07:19:40 +00:00
|
|
|
}
|
|
|
|
|
2004-03-14 12:20:30 +00:00
|
|
|
#ifdef DEBUG_IRQ_LATENCY
|
|
|
|
int64_t irq_time[16];
|
|
|
|
#endif
|
|
|
|
|
2007-11-18 01:44:38 +00:00
|
|
|
static void i8259_set_irq(void *opaque, int irq, int level)
|
2004-03-14 12:20:30 +00:00
|
|
|
{
|
2005-07-02 18:11:44 +00:00
|
|
|
PicState2 *s = opaque;
|
|
|
|
|
2004-05-21 11:39:07 +00:00
|
|
|
#if defined(DEBUG_PIC) || defined(DEBUG_IRQ_COUNT)
|
2004-03-14 12:20:30 +00:00
|
|
|
if (level != irq_level[irq]) {
|
2010-05-29 20:23:19 +00:00
|
|
|
DPRINTF("i8259_set_irq: irq=%d level=%d\n", irq, level);
|
2004-03-14 12:20:30 +00:00
|
|
|
irq_level[irq] = level;
|
2004-05-21 11:39:07 +00:00
|
|
|
#ifdef DEBUG_IRQ_COUNT
|
|
|
|
if (level == 1)
|
|
|
|
irq_count[irq]++;
|
|
|
|
#endif
|
2004-03-14 12:20:30 +00:00
|
|
|
}
|
|
|
|
#endif
|
|
|
|
#ifdef DEBUG_IRQ_LATENCY
|
|
|
|
if (level) {
|
2011-03-11 15:47:48 +00:00
|
|
|
irq_time[irq] = qemu_get_clock_ns(vm_clock);
|
2004-03-14 12:20:30 +00:00
|
|
|
}
|
|
|
|
#endif
|
2005-07-02 18:11:44 +00:00
|
|
|
pic_set_irq1(&s->pics[irq >> 3], irq & 7, level);
|
2004-03-14 12:20:30 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
/* acknowledge interrupt 'irq' */
|
2011-10-07 07:19:38 +00:00
|
|
|
static void pic_intack(PicState *s, int irq)
|
2004-03-14 12:20:30 +00:00
|
|
|
{
|
|
|
|
if (s->auto_eoi) {
|
|
|
|
if (s->rotate_on_auto_eoi)
|
|
|
|
s->priority_add = (irq + 1) & 7;
|
|
|
|
} else {
|
|
|
|
s->isr |= (1 << irq);
|
|
|
|
}
|
2004-09-29 21:55:52 +00:00
|
|
|
/* We don't clear a level sensitive interrupt here */
|
|
|
|
if (!(s->elcr & (1 << irq)))
|
|
|
|
s->irr &= ~(1 << irq);
|
2011-10-07 07:19:46 +00:00
|
|
|
pic_update_irq(s);
|
2004-03-14 12:20:30 +00:00
|
|
|
}
|
|
|
|
|
2005-07-02 18:11:44 +00:00
|
|
|
int pic_read_irq(PicState2 *s)
|
2004-03-14 12:20:30 +00:00
|
|
|
{
|
|
|
|
int irq, irq2, intno;
|
|
|
|
|
2005-07-02 18:11:44 +00:00
|
|
|
irq = pic_get_irq(&s->pics[0]);
|
2004-05-20 16:12:05 +00:00
|
|
|
if (irq >= 0) {
|
|
|
|
if (irq == 2) {
|
2005-07-02 18:11:44 +00:00
|
|
|
irq2 = pic_get_irq(&s->pics[1]);
|
2004-05-20 16:12:05 +00:00
|
|
|
if (irq2 >= 0) {
|
2005-07-02 18:11:44 +00:00
|
|
|
pic_intack(&s->pics[1], irq2);
|
2004-05-20 16:12:05 +00:00
|
|
|
} else {
|
|
|
|
/* spurious IRQ on slave controller */
|
|
|
|
irq2 = 7;
|
|
|
|
}
|
2005-07-02 18:11:44 +00:00
|
|
|
intno = s->pics[1].irq_base + irq2;
|
2004-05-20 16:12:05 +00:00
|
|
|
} else {
|
2005-07-02 18:11:44 +00:00
|
|
|
intno = s->pics[0].irq_base + irq;
|
2004-05-20 16:12:05 +00:00
|
|
|
}
|
2011-10-07 07:19:43 +00:00
|
|
|
pic_intack(&s->pics[0], irq);
|
2004-05-20 16:12:05 +00:00
|
|
|
} else {
|
|
|
|
/* spurious IRQ on host controller */
|
|
|
|
irq = 7;
|
2005-07-02 18:11:44 +00:00
|
|
|
intno = s->pics[0].irq_base + irq;
|
2004-05-20 16:12:05 +00:00
|
|
|
}
|
2007-09-17 08:09:54 +00:00
|
|
|
|
2011-10-07 07:19:43 +00:00
|
|
|
#if defined(DEBUG_PIC) || defined(DEBUG_IRQ_LATENCY)
|
|
|
|
if (irq == 2) {
|
|
|
|
irq = irq2 + 8;
|
|
|
|
}
|
|
|
|
#endif
|
2004-03-14 12:20:30 +00:00
|
|
|
#ifdef DEBUG_IRQ_LATENCY
|
2007-09-16 21:08:06 +00:00
|
|
|
printf("IRQ%d latency=%0.3fus\n",
|
|
|
|
irq,
|
2011-03-11 15:47:48 +00:00
|
|
|
(double)(qemu_get_clock_ns(vm_clock) -
|
2009-09-10 01:04:26 +00:00
|
|
|
irq_time[irq]) * 1000000.0 / get_ticks_per_sec());
|
2004-03-14 12:20:30 +00:00
|
|
|
#endif
|
2010-05-29 20:23:19 +00:00
|
|
|
DPRINTF("pic_interrupt: irq=%d\n", irq);
|
2004-03-14 12:20:30 +00:00
|
|
|
return intno;
|
|
|
|
}
|
|
|
|
|
2011-10-07 07:19:45 +00:00
|
|
|
static void pic_init_reset(PicState *s)
|
2004-06-20 12:58:36 +00:00
|
|
|
{
|
2005-07-02 18:11:44 +00:00
|
|
|
s->last_irr = 0;
|
|
|
|
s->irr = 0;
|
|
|
|
s->imr = 0;
|
|
|
|
s->isr = 0;
|
|
|
|
s->priority_add = 0;
|
|
|
|
s->irq_base = 0;
|
|
|
|
s->read_reg_select = 0;
|
|
|
|
s->poll = 0;
|
|
|
|
s->special_mask = 0;
|
|
|
|
s->init_state = 0;
|
|
|
|
s->auto_eoi = 0;
|
|
|
|
s->rotate_on_auto_eoi = 0;
|
|
|
|
s->special_fully_nested_mode = 0;
|
|
|
|
s->init4 = 0;
|
2007-04-01 18:26:11 +00:00
|
|
|
s->single_mode = 0;
|
2006-04-29 15:52:14 +00:00
|
|
|
/* Note: ELCR is not reset */
|
2011-10-07 07:19:46 +00:00
|
|
|
pic_update_irq(s);
|
2004-06-20 12:58:36 +00:00
|
|
|
}
|
|
|
|
|
2011-10-07 07:19:45 +00:00
|
|
|
static void pic_reset(void *opaque)
|
|
|
|
{
|
|
|
|
PicState *s = opaque;
|
|
|
|
|
|
|
|
pic_init_reset(s);
|
|
|
|
s->elcr = 0;
|
|
|
|
}
|
|
|
|
|
2011-08-10 22:28:16 +00:00
|
|
|
static void pic_ioport_write(void *opaque, target_phys_addr_t addr64,
|
|
|
|
uint64_t val64, unsigned size)
|
2004-03-14 12:20:30 +00:00
|
|
|
{
|
2004-03-14 21:46:48 +00:00
|
|
|
PicState *s = opaque;
|
2011-08-10 22:28:16 +00:00
|
|
|
uint32_t addr = addr64;
|
|
|
|
uint32_t val = val64;
|
2004-06-20 12:58:36 +00:00
|
|
|
int priority, cmd, irq;
|
2004-03-14 12:20:30 +00:00
|
|
|
|
2010-05-29 20:23:19 +00:00
|
|
|
DPRINTF("write: addr=0x%02x val=0x%02x\n", addr, val);
|
2004-03-14 12:20:30 +00:00
|
|
|
if (addr == 0) {
|
|
|
|
if (val & 0x10) {
|
2011-10-07 07:19:45 +00:00
|
|
|
pic_init_reset(s);
|
2004-03-14 12:20:30 +00:00
|
|
|
s->init_state = 1;
|
|
|
|
s->init4 = val & 1;
|
2007-04-01 18:26:11 +00:00
|
|
|
s->single_mode = val & 2;
|
2004-03-14 12:20:30 +00:00
|
|
|
if (val & 0x08)
|
|
|
|
hw_error("level sensitive irq not supported");
|
|
|
|
} else if (val & 0x08) {
|
|
|
|
if (val & 0x04)
|
|
|
|
s->poll = 1;
|
|
|
|
if (val & 0x02)
|
|
|
|
s->read_reg_select = val & 1;
|
|
|
|
if (val & 0x40)
|
|
|
|
s->special_mask = (val >> 5) & 1;
|
|
|
|
} else {
|
|
|
|
cmd = val >> 5;
|
|
|
|
switch(cmd) {
|
|
|
|
case 0:
|
|
|
|
case 4:
|
|
|
|
s->rotate_on_auto_eoi = cmd >> 2;
|
|
|
|
break;
|
|
|
|
case 1: /* end of interrupt */
|
|
|
|
case 5:
|
|
|
|
priority = get_priority(s, s->isr);
|
|
|
|
if (priority != 8) {
|
|
|
|
irq = (priority + s->priority_add) & 7;
|
|
|
|
s->isr &= ~(1 << irq);
|
|
|
|
if (cmd == 5)
|
|
|
|
s->priority_add = (irq + 1) & 7;
|
2011-10-07 07:19:46 +00:00
|
|
|
pic_update_irq(s);
|
2004-03-14 12:20:30 +00:00
|
|
|
}
|
|
|
|
break;
|
|
|
|
case 3:
|
|
|
|
irq = val & 7;
|
|
|
|
s->isr &= ~(1 << irq);
|
2011-10-07 07:19:46 +00:00
|
|
|
pic_update_irq(s);
|
2004-03-14 12:20:30 +00:00
|
|
|
break;
|
|
|
|
case 6:
|
|
|
|
s->priority_add = (val + 1) & 7;
|
2011-10-07 07:19:46 +00:00
|
|
|
pic_update_irq(s);
|
2004-03-14 12:20:30 +00:00
|
|
|
break;
|
|
|
|
case 7:
|
|
|
|
irq = val & 7;
|
|
|
|
s->isr &= ~(1 << irq);
|
|
|
|
s->priority_add = (irq + 1) & 7;
|
2011-10-07 07:19:46 +00:00
|
|
|
pic_update_irq(s);
|
2004-03-14 12:20:30 +00:00
|
|
|
break;
|
|
|
|
default:
|
|
|
|
/* no operation */
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
} else {
|
|
|
|
switch(s->init_state) {
|
|
|
|
case 0:
|
|
|
|
/* normal mode */
|
|
|
|
s->imr = val;
|
2011-10-07 07:19:46 +00:00
|
|
|
pic_update_irq(s);
|
2004-03-14 12:20:30 +00:00
|
|
|
break;
|
|
|
|
case 1:
|
|
|
|
s->irq_base = val & 0xf8;
|
2007-07-31 23:12:09 +00:00
|
|
|
s->init_state = s->single_mode ? (s->init4 ? 3 : 0) : 2;
|
2004-03-14 12:20:30 +00:00
|
|
|
break;
|
|
|
|
case 2:
|
|
|
|
if (s->init4) {
|
|
|
|
s->init_state = 3;
|
|
|
|
} else {
|
|
|
|
s->init_state = 0;
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
case 3:
|
|
|
|
s->special_fully_nested_mode = (val >> 4) & 1;
|
|
|
|
s->auto_eoi = (val >> 1) & 1;
|
|
|
|
s->init_state = 0;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2011-08-10 22:28:16 +00:00
|
|
|
static uint32_t pic_poll_read(PicState *s)
|
2004-03-14 12:20:30 +00:00
|
|
|
{
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
ret = pic_get_irq(s);
|
|
|
|
if (ret >= 0) {
|
2011-08-10 22:28:16 +00:00
|
|
|
bool slave = (s == &isa_pic->pics[1]);
|
|
|
|
|
|
|
|
if (slave) {
|
2005-07-02 18:11:44 +00:00
|
|
|
s->pics_state->pics[0].isr &= ~(1 << 2);
|
|
|
|
s->pics_state->pics[0].irr &= ~(1 << 2);
|
2004-03-14 12:20:30 +00:00
|
|
|
}
|
|
|
|
s->irr &= ~(1 << ret);
|
|
|
|
s->isr &= ~(1 << ret);
|
2011-10-07 07:19:46 +00:00
|
|
|
if (slave || ret != 2) {
|
|
|
|
pic_update_irq(s);
|
|
|
|
}
|
2004-03-14 12:20:30 +00:00
|
|
|
} else {
|
|
|
|
ret = 0x07;
|
|
|
|
}
|
|
|
|
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
2011-08-10 22:28:16 +00:00
|
|
|
static uint64_t pic_ioport_read(void *opaque, target_phys_addr_t addr1,
|
|
|
|
unsigned size)
|
2004-03-14 12:20:30 +00:00
|
|
|
{
|
2004-03-14 21:46:48 +00:00
|
|
|
PicState *s = opaque;
|
2011-08-10 22:28:16 +00:00
|
|
|
unsigned int addr = addr1;
|
2004-03-14 12:20:30 +00:00
|
|
|
int ret;
|
|
|
|
|
|
|
|
if (s->poll) {
|
2011-08-10 22:28:16 +00:00
|
|
|
ret = pic_poll_read(s);
|
2004-03-14 12:20:30 +00:00
|
|
|
s->poll = 0;
|
|
|
|
} else {
|
|
|
|
if (addr == 0) {
|
|
|
|
if (s->read_reg_select)
|
|
|
|
ret = s->isr;
|
|
|
|
else
|
|
|
|
ret = s->irr;
|
|
|
|
} else {
|
|
|
|
ret = s->imr;
|
|
|
|
}
|
|
|
|
}
|
2011-08-10 22:28:16 +00:00
|
|
|
DPRINTF("read: addr=0x%02x val=0x%02x\n", addr, ret);
|
2004-03-14 12:20:30 +00:00
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* memory mapped interrupt status */
|
2005-07-02 18:11:44 +00:00
|
|
|
/* XXX: may be the same than pic_read_irq() */
|
|
|
|
uint32_t pic_intack_read(PicState2 *s)
|
2004-03-14 12:20:30 +00:00
|
|
|
{
|
|
|
|
int ret;
|
|
|
|
|
2011-08-10 22:28:16 +00:00
|
|
|
ret = pic_poll_read(&s->pics[0]);
|
2004-03-14 12:20:30 +00:00
|
|
|
if (ret == 2)
|
2011-08-10 22:28:16 +00:00
|
|
|
ret = pic_poll_read(&s->pics[1]) + 8;
|
2004-03-14 12:20:30 +00:00
|
|
|
/* Prepare for ISR read */
|
2005-07-02 18:11:44 +00:00
|
|
|
s->pics[0].read_reg_select = 1;
|
2007-09-17 08:09:54 +00:00
|
|
|
|
2004-03-14 12:20:30 +00:00
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
2011-10-07 07:19:37 +00:00
|
|
|
int pic_get_output(PicState2 *s)
|
|
|
|
{
|
|
|
|
return (pic_get_irq(&s->pics[0]) >= 0);
|
|
|
|
}
|
|
|
|
|
2011-08-10 22:28:16 +00:00
|
|
|
static void elcr_ioport_write(void *opaque, target_phys_addr_t addr,
|
|
|
|
uint64_t val, unsigned size)
|
2004-05-20 12:41:21 +00:00
|
|
|
{
|
|
|
|
PicState *s = opaque;
|
|
|
|
s->elcr = val & s->elcr_mask;
|
|
|
|
}
|
|
|
|
|
2011-08-10 22:28:16 +00:00
|
|
|
static uint64_t elcr_ioport_read(void *opaque, target_phys_addr_t addr,
|
|
|
|
unsigned size)
|
2004-05-20 12:41:21 +00:00
|
|
|
{
|
|
|
|
PicState *s = opaque;
|
|
|
|
return s->elcr;
|
|
|
|
}
|
|
|
|
|
2009-09-10 01:04:35 +00:00
|
|
|
static const VMStateDescription vmstate_pic = {
|
|
|
|
.name = "i8259",
|
|
|
|
.version_id = 1,
|
|
|
|
.minimum_version_id = 1,
|
|
|
|
.minimum_version_id_old = 1,
|
|
|
|
.fields = (VMStateField []) {
|
|
|
|
VMSTATE_UINT8(last_irr, PicState),
|
|
|
|
VMSTATE_UINT8(irr, PicState),
|
|
|
|
VMSTATE_UINT8(imr, PicState),
|
|
|
|
VMSTATE_UINT8(isr, PicState),
|
|
|
|
VMSTATE_UINT8(priority_add, PicState),
|
|
|
|
VMSTATE_UINT8(irq_base, PicState),
|
|
|
|
VMSTATE_UINT8(read_reg_select, PicState),
|
|
|
|
VMSTATE_UINT8(poll, PicState),
|
|
|
|
VMSTATE_UINT8(special_mask, PicState),
|
|
|
|
VMSTATE_UINT8(init_state, PicState),
|
|
|
|
VMSTATE_UINT8(auto_eoi, PicState),
|
|
|
|
VMSTATE_UINT8(rotate_on_auto_eoi, PicState),
|
|
|
|
VMSTATE_UINT8(special_fully_nested_mode, PicState),
|
|
|
|
VMSTATE_UINT8(init4, PicState),
|
|
|
|
VMSTATE_UINT8(single_mode, PicState),
|
|
|
|
VMSTATE_UINT8(elcr, PicState),
|
|
|
|
VMSTATE_END_OF_LIST()
|
|
|
|
}
|
|
|
|
};
|
2004-03-31 18:58:38 +00:00
|
|
|
|
2011-08-10 22:28:16 +00:00
|
|
|
static const MemoryRegionOps pic_base_ioport_ops = {
|
|
|
|
.read = pic_ioport_read,
|
|
|
|
.write = pic_ioport_write,
|
|
|
|
.impl = {
|
|
|
|
.min_access_size = 1,
|
|
|
|
.max_access_size = 1,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
|
|
|
static const MemoryRegionOps pic_elcr_ioport_ops = {
|
|
|
|
.read = elcr_ioport_read,
|
|
|
|
.write = elcr_ioport_write,
|
|
|
|
.impl = {
|
|
|
|
.min_access_size = 1,
|
|
|
|
.max_access_size = 1,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2004-03-31 18:58:38 +00:00
|
|
|
/* XXX: add generic master/slave system */
|
2011-10-07 07:19:41 +00:00
|
|
|
static void pic_init(int io_addr, int elcr_addr, PicState *s, qemu_irq int_out)
|
2004-03-31 18:58:38 +00:00
|
|
|
{
|
2011-10-07 07:19:41 +00:00
|
|
|
s->int_out = int_out;
|
|
|
|
|
2011-08-10 22:28:16 +00:00
|
|
|
memory_region_init_io(&s->base_io, &pic_base_ioport_ops, s, "pic", 2);
|
|
|
|
memory_region_init_io(&s->elcr_io, &pic_elcr_ioport_ops, s, "elcr", 1);
|
|
|
|
|
|
|
|
isa_register_ioport(NULL, &s->base_io, io_addr);
|
2004-05-20 12:41:21 +00:00
|
|
|
if (elcr_addr >= 0) {
|
2011-08-10 22:28:16 +00:00
|
|
|
isa_register_ioport(NULL, &s->elcr_io, elcr_addr);
|
2004-05-20 12:41:21 +00:00
|
|
|
}
|
2011-08-10 22:28:16 +00:00
|
|
|
|
2010-06-25 17:09:07 +00:00
|
|
|
vmstate_register(NULL, io_addr, &vmstate_pic, s);
|
2009-06-27 07:25:07 +00:00
|
|
|
qemu_register_reset(pic_reset, s);
|
2004-03-31 18:58:38 +00:00
|
|
|
}
|
|
|
|
|
2009-03-05 23:01:23 +00:00
|
|
|
void pic_info(Monitor *mon)
|
2004-04-25 18:03:53 +00:00
|
|
|
{
|
|
|
|
int i;
|
|
|
|
PicState *s;
|
2007-09-17 08:09:54 +00:00
|
|
|
|
2005-07-02 18:11:44 +00:00
|
|
|
if (!isa_pic)
|
|
|
|
return;
|
2004-04-25 18:03:53 +00:00
|
|
|
|
|
|
|
for(i=0;i<2;i++) {
|
2005-07-02 18:11:44 +00:00
|
|
|
s = &isa_pic->pics[i];
|
2009-03-05 23:01:23 +00:00
|
|
|
monitor_printf(mon, "pic%d: irr=%02x imr=%02x isr=%02x hprio=%d "
|
|
|
|
"irq_base=%02x rr_sel=%d elcr=%02x fnm=%d\n",
|
|
|
|
i, s->irr, s->imr, s->isr, s->priority_add,
|
|
|
|
s->irq_base, s->read_reg_select, s->elcr,
|
|
|
|
s->special_fully_nested_mode);
|
2004-04-25 18:03:53 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2009-03-05 23:01:23 +00:00
|
|
|
void irq_info(Monitor *mon)
|
2004-05-21 11:39:07 +00:00
|
|
|
{
|
|
|
|
#ifndef DEBUG_IRQ_COUNT
|
2009-03-05 23:01:23 +00:00
|
|
|
monitor_printf(mon, "irq statistic code not compiled.\n");
|
2004-05-21 11:39:07 +00:00
|
|
|
#else
|
|
|
|
int i;
|
|
|
|
int64_t count;
|
|
|
|
|
2009-03-05 23:01:23 +00:00
|
|
|
monitor_printf(mon, "IRQ statistics:\n");
|
2004-05-21 11:39:07 +00:00
|
|
|
for (i = 0; i < 16; i++) {
|
|
|
|
count = irq_count[i];
|
|
|
|
if (count > 0)
|
2009-03-05 23:01:23 +00:00
|
|
|
monitor_printf(mon, "%2d: %" PRId64 "\n", i, count);
|
2004-05-21 11:39:07 +00:00
|
|
|
}
|
|
|
|
#endif
|
|
|
|
}
|
2004-04-25 18:03:53 +00:00
|
|
|
|
2007-04-07 18:14:41 +00:00
|
|
|
qemu_irq *i8259_init(qemu_irq parent_irq)
|
2004-03-14 12:20:30 +00:00
|
|
|
{
|
2011-10-07 07:19:41 +00:00
|
|
|
qemu_irq *irqs;
|
2005-07-02 18:11:44 +00:00
|
|
|
PicState2 *s;
|
2007-04-07 18:14:41 +00:00
|
|
|
|
2011-08-21 03:09:37 +00:00
|
|
|
s = g_malloc0(sizeof(PicState2));
|
2011-10-07 07:19:41 +00:00
|
|
|
irqs = qemu_allocate_irqs(i8259_set_irq, s, 16);
|
|
|
|
pic_init(0x20, 0x4d0, &s->pics[0], parent_irq);
|
|
|
|
pic_init(0xa0, 0x4d1, &s->pics[1], irqs[2]);
|
2005-07-02 18:11:44 +00:00
|
|
|
s->pics[0].elcr_mask = 0xf8;
|
|
|
|
s->pics[1].elcr_mask = 0xde;
|
|
|
|
s->pics[0].pics_state = s;
|
|
|
|
s->pics[1].pics_state = s;
|
2007-04-07 18:14:41 +00:00
|
|
|
isa_pic = s;
|
2011-10-07 07:19:41 +00:00
|
|
|
return irqs;
|
2004-03-14 12:20:30 +00:00
|
|
|
}
|