mirror of
https://github.com/xemu-project/xemu.git
synced 2025-02-01 01:32:34 +00:00
hw/mips/cps: create CPC block inside CPS
Create Cluster Power Controller and add a link to the CPC MemoryRegion in GCR. Guest can enable / map CPC to any physical address by writing to the memory-mapped GCR_CPC_BASE register. Set vp-start-reset property to 1 to allow only first VP to run from reset. Others are brought up by the guest via CPC memory-mapped registers. Signed-off-by: Leon Alrae <leon.alrae@imgtec.com>
This commit is contained in:
parent
1f93a6e4f3
commit
2edd5261ff
@ -82,6 +82,21 @@ static void mips_cps_realize(DeviceState *dev, Error **errp)
|
||||
cpu = MIPS_CPU(first_cpu);
|
||||
env = &cpu->env;
|
||||
|
||||
/* Cluster Power Controller */
|
||||
object_initialize(&s->cpc, sizeof(s->cpc), TYPE_MIPS_CPC);
|
||||
qdev_set_parent_bus(DEVICE(&s->cpc), sysbus_get_default());
|
||||
|
||||
object_property_set_int(OBJECT(&s->cpc), s->num_vp, "num-vp", &err);
|
||||
object_property_set_int(OBJECT(&s->cpc), 1, "vp-start-running", &err);
|
||||
object_property_set_bool(OBJECT(&s->cpc), true, "realized", &err);
|
||||
if (err != NULL) {
|
||||
error_propagate(errp, err);
|
||||
return;
|
||||
}
|
||||
|
||||
memory_region_add_subregion(&s->container, 0,
|
||||
sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->cpc), 0));
|
||||
|
||||
/* Global Configuration Registers */
|
||||
gcr_base = env->CP0_CMGCRBase << 4;
|
||||
|
||||
@ -91,6 +106,7 @@ static void mips_cps_realize(DeviceState *dev, Error **errp)
|
||||
object_property_set_int(OBJECT(&s->gcr), s->num_vp, "num-vp", &err);
|
||||
object_property_set_int(OBJECT(&s->gcr), 0x800, "gcr-rev", &err);
|
||||
object_property_set_int(OBJECT(&s->gcr), gcr_base, "gcr-base", &err);
|
||||
object_property_set_link(OBJECT(&s->gcr), OBJECT(&s->cpc.mr), "cpc", &err);
|
||||
object_property_set_bool(OBJECT(&s->gcr), true, "realized", &err);
|
||||
if (err != NULL) {
|
||||
error_propagate(errp, err);
|
||||
|
@ -15,6 +15,25 @@
|
||||
#include "hw/sysbus.h"
|
||||
#include "sysemu/sysemu.h"
|
||||
#include "hw/misc/mips_cmgcr.h"
|
||||
#include "hw/misc/mips_cpc.h"
|
||||
|
||||
static inline bool is_cpc_connected(MIPSGCRState *s)
|
||||
{
|
||||
return s->cpc_mr != NULL;
|
||||
}
|
||||
|
||||
static inline void update_cpc_base(MIPSGCRState *gcr, uint64_t val)
|
||||
{
|
||||
if (is_cpc_connected(gcr)) {
|
||||
gcr->cpc_base = val & GCR_CPC_BASE_MSK;
|
||||
memory_region_transaction_begin();
|
||||
memory_region_set_address(gcr->cpc_mr,
|
||||
gcr->cpc_base & GCR_CPC_BASE_CPCBASE_MSK);
|
||||
memory_region_set_enabled(gcr->cpc_mr,
|
||||
gcr->cpc_base & GCR_CPC_BASE_CPCEN_MSK);
|
||||
memory_region_transaction_commit();
|
||||
}
|
||||
}
|
||||
|
||||
/* Read GCR registers */
|
||||
static uint64_t gcr_read(void *opaque, hwaddr addr, unsigned size)
|
||||
@ -30,6 +49,10 @@ static uint64_t gcr_read(void *opaque, hwaddr addr, unsigned size)
|
||||
return gcr->gcr_base;
|
||||
case GCR_REV_OFS:
|
||||
return gcr->gcr_rev;
|
||||
case GCR_CPC_BASE_OFS:
|
||||
return gcr->cpc_base;
|
||||
case GCR_CPC_STATUS_OFS:
|
||||
return is_cpc_connected(gcr);
|
||||
case GCR_L2_CONFIG_OFS:
|
||||
/* L2 BYPASS */
|
||||
return GCR_L2_CONFIG_BYPASS_MSK;
|
||||
@ -51,7 +74,12 @@ static uint64_t gcr_read(void *opaque, hwaddr addr, unsigned size)
|
||||
/* Write GCR registers */
|
||||
static void gcr_write(void *opaque, hwaddr addr, uint64_t data, unsigned size)
|
||||
{
|
||||
MIPSGCRState *gcr = (MIPSGCRState *)opaque;
|
||||
|
||||
switch (addr) {
|
||||
case GCR_CPC_BASE_OFS:
|
||||
update_cpc_base(gcr, data);
|
||||
break;
|
||||
default:
|
||||
qemu_log_mask(LOG_UNIMP, "Write %d bytes at GCR offset 0x%" HWADDR_PRIx
|
||||
" 0x%" PRIx64 "\n", size, addr, data);
|
||||
@ -73,11 +101,34 @@ static void mips_gcr_init(Object *obj)
|
||||
SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
|
||||
MIPSGCRState *s = MIPS_GCR(obj);
|
||||
|
||||
object_property_add_link(obj, "cpc", TYPE_MEMORY_REGION,
|
||||
(Object **)&s->cpc_mr,
|
||||
qdev_prop_allow_set_link_before_realize,
|
||||
OBJ_PROP_LINK_UNREF_ON_RELEASE,
|
||||
&error_abort);
|
||||
|
||||
memory_region_init_io(&s->iomem, OBJECT(s), &gcr_ops, s,
|
||||
"mips-gcr", GCR_ADDRSPACE_SZ);
|
||||
sysbus_init_mmio(sbd, &s->iomem);
|
||||
}
|
||||
|
||||
static void mips_gcr_reset(DeviceState *dev)
|
||||
{
|
||||
MIPSGCRState *s = MIPS_GCR(dev);
|
||||
|
||||
update_cpc_base(s, 0);
|
||||
}
|
||||
|
||||
static const VMStateDescription vmstate_mips_gcr = {
|
||||
.name = "mips-gcr",
|
||||
.version_id = 0,
|
||||
.minimum_version_id = 0,
|
||||
.fields = (VMStateField[]) {
|
||||
VMSTATE_UINT64(cpc_base, MIPSGCRState),
|
||||
VMSTATE_END_OF_LIST()
|
||||
},
|
||||
};
|
||||
|
||||
static Property mips_gcr_properties[] = {
|
||||
DEFINE_PROP_INT32("num-vp", MIPSGCRState, num_vps, 1),
|
||||
DEFINE_PROP_INT32("gcr-rev", MIPSGCRState, gcr_rev, 0x800),
|
||||
@ -89,6 +140,8 @@ static void mips_gcr_class_init(ObjectClass *klass, void *data)
|
||||
{
|
||||
DeviceClass *dc = DEVICE_CLASS(klass);
|
||||
dc->props = mips_gcr_properties;
|
||||
dc->vmsd = &vmstate_mips_gcr;
|
||||
dc->reset = mips_gcr_reset;
|
||||
}
|
||||
|
||||
static const TypeInfo mips_gcr_info = {
|
||||
|
@ -22,6 +22,7 @@
|
||||
|
||||
#include "hw/sysbus.h"
|
||||
#include "hw/misc/mips_cmgcr.h"
|
||||
#include "hw/misc/mips_cpc.h"
|
||||
|
||||
#define TYPE_MIPS_CPS "mips-cps"
|
||||
#define MIPS_CPS(obj) OBJECT_CHECK(MIPSCPSState, (obj), TYPE_MIPS_CPS)
|
||||
@ -35,6 +36,7 @@ typedef struct MIPSCPSState {
|
||||
|
||||
MemoryRegion container;
|
||||
MIPSGCRState gcr;
|
||||
MIPSCPCState cpc;
|
||||
} MIPSCPSState;
|
||||
|
||||
qemu_irq get_cps_irq(MIPSCPSState *cps, int pin_number);
|
||||
|
@ -26,6 +26,8 @@
|
||||
#define GCR_CONFIG_OFS 0x0000
|
||||
#define GCR_BASE_OFS 0x0008
|
||||
#define GCR_REV_OFS 0x0030
|
||||
#define GCR_CPC_BASE_OFS 0x0088
|
||||
#define GCR_CPC_STATUS_OFS 0x00F0
|
||||
#define GCR_L2_CONFIG_OFS 0x0130
|
||||
|
||||
/* Core Local and Core Other Block Register Map */
|
||||
@ -36,6 +38,11 @@
|
||||
#define GCR_L2_CONFIG_BYPASS_SHF 20
|
||||
#define GCR_L2_CONFIG_BYPASS_MSK ((0x1ULL) << GCR_L2_CONFIG_BYPASS_SHF)
|
||||
|
||||
/* GCR_CPC_BASE register fields */
|
||||
#define GCR_CPC_BASE_CPCEN_MSK 1
|
||||
#define GCR_CPC_BASE_CPCBASE_MSK 0xFFFFFFFF8000ULL
|
||||
#define GCR_CPC_BASE_MSK (GCR_CPC_BASE_CPCEN_MSK | GCR_CPC_BASE_CPCBASE_MSK)
|
||||
|
||||
typedef struct MIPSGCRState MIPSGCRState;
|
||||
struct MIPSGCRState {
|
||||
SysBusDevice parent_obj;
|
||||
@ -44,6 +51,9 @@ struct MIPSGCRState {
|
||||
int32_t num_vps;
|
||||
hwaddr gcr_base;
|
||||
MemoryRegion iomem;
|
||||
MemoryRegion *cpc_mr;
|
||||
|
||||
uint64_t cpc_base;
|
||||
};
|
||||
|
||||
#endif /* _MIPS_GCR_H */
|
||||
|
Loading…
x
Reference in New Issue
Block a user