mirror of
https://github.com/xemu-project/xemu.git
synced 2024-11-24 20:19:44 +00:00
target/mips: Add emulation of MXU instruction D16MAC
Add support for emulating the D16MAC MXU instruction. Reviewed-by: Aleksandar Markovic <amarkovic@wavecomp.com> Signed-off-by: Craig Janeczek <jancraig@amazon.com> Signed-off-by: Aleksandar Markovic <amarkovic@wavecomp.com>
This commit is contained in:
parent
72c9bcf89c
commit
e67915b427
@ -24237,6 +24237,92 @@ static void gen_mxu_d16mul(DisasContext *ctx)
|
||||
tcg_temp_free(t3);
|
||||
}
|
||||
|
||||
/*
|
||||
* D16MAC XRa, XRb, XRc, XRd, aptn2, optn2 - Signed 16 bit pattern multiply
|
||||
* and accumulate
|
||||
*/
|
||||
static void gen_mxu_d16mac(DisasContext *ctx)
|
||||
{
|
||||
TCGv t0, t1, t2, t3;
|
||||
TCGLabel *l0;
|
||||
uint32_t XRa, XRb, XRc, XRd, optn2, aptn2;
|
||||
|
||||
t0 = tcg_temp_new();
|
||||
t1 = tcg_temp_new();
|
||||
t2 = tcg_temp_new();
|
||||
t3 = tcg_temp_new();
|
||||
|
||||
l0 = gen_new_label();
|
||||
|
||||
XRa = extract32(ctx->opcode, 6, 4);
|
||||
XRb = extract32(ctx->opcode, 10, 4);
|
||||
XRc = extract32(ctx->opcode, 14, 4);
|
||||
XRd = extract32(ctx->opcode, 18, 4);
|
||||
optn2 = extract32(ctx->opcode, 22, 2);
|
||||
aptn2 = extract32(ctx->opcode, 24, 2);
|
||||
|
||||
gen_load_mxu_cr(t0);
|
||||
tcg_gen_andi_tl(t0, t0, MXU_CR_MXU_EN);
|
||||
tcg_gen_brcondi_tl(TCG_COND_NE, t0, MXU_CR_MXU_EN, l0);
|
||||
|
||||
gen_load_mxu_gpr(t1, XRb);
|
||||
tcg_gen_sextract_tl(t0, t1, 0, 16);
|
||||
tcg_gen_sextract_tl(t1, t1, 16, 16);
|
||||
|
||||
gen_load_mxu_gpr(t3, XRc);
|
||||
tcg_gen_sextract_tl(t2, t3, 0, 16);
|
||||
tcg_gen_sextract_tl(t3, t3, 16, 16);
|
||||
|
||||
switch (optn2) {
|
||||
case MXU_OPTN2_WW: /* XRB.H*XRC.H == lop, XRB.L*XRC.L == rop */
|
||||
tcg_gen_mul_tl(t3, t1, t3);
|
||||
tcg_gen_mul_tl(t2, t0, t2);
|
||||
break;
|
||||
case MXU_OPTN2_LW: /* XRB.L*XRC.H == lop, XRB.L*XRC.L == rop */
|
||||
tcg_gen_mul_tl(t3, t0, t3);
|
||||
tcg_gen_mul_tl(t2, t0, t2);
|
||||
break;
|
||||
case MXU_OPTN2_HW: /* XRB.H*XRC.H == lop, XRB.H*XRC.L == rop */
|
||||
tcg_gen_mul_tl(t3, t1, t3);
|
||||
tcg_gen_mul_tl(t2, t1, t2);
|
||||
break;
|
||||
case MXU_OPTN2_XW: /* XRB.L*XRC.H == lop, XRB.H*XRC.L == rop */
|
||||
tcg_gen_mul_tl(t3, t0, t3);
|
||||
tcg_gen_mul_tl(t2, t1, t2);
|
||||
break;
|
||||
}
|
||||
gen_load_mxu_gpr(t0, XRa);
|
||||
gen_load_mxu_gpr(t1, XRd);
|
||||
|
||||
switch (aptn2) {
|
||||
case MXU_APTN2_AA:
|
||||
tcg_gen_add_tl(t3, t0, t3);
|
||||
tcg_gen_add_tl(t2, t1, t2);
|
||||
break;
|
||||
case MXU_APTN2_AS:
|
||||
tcg_gen_add_tl(t3, t0, t3);
|
||||
tcg_gen_sub_tl(t2, t1, t2);
|
||||
break;
|
||||
case MXU_APTN2_SA:
|
||||
tcg_gen_sub_tl(t3, t0, t3);
|
||||
tcg_gen_add_tl(t2, t1, t2);
|
||||
break;
|
||||
case MXU_APTN2_SS:
|
||||
tcg_gen_sub_tl(t3, t0, t3);
|
||||
tcg_gen_sub_tl(t2, t1, t2);
|
||||
break;
|
||||
}
|
||||
gen_store_mxu_gpr(t3, XRa);
|
||||
gen_store_mxu_gpr(t2, XRd);
|
||||
|
||||
gen_set_label(l0);
|
||||
|
||||
tcg_temp_free(t0);
|
||||
tcg_temp_free(t1);
|
||||
tcg_temp_free(t2);
|
||||
tcg_temp_free(t3);
|
||||
}
|
||||
|
||||
|
||||
/*
|
||||
* Decoding engine for MXU
|
||||
@ -25207,9 +25293,7 @@ static void decode_opc_mxu(CPUMIPSState *env, DisasContext *ctx)
|
||||
decode_opc_mxu__pool03(env, ctx);
|
||||
break;
|
||||
case OPC_MXU_D16MAC:
|
||||
/* TODO: Implement emulation of D16MAC instruction. */
|
||||
MIPS_INVAL("OPC_MXU_D16MAC");
|
||||
generate_exception_end(ctx, EXCP_RI);
|
||||
gen_mxu_d16mac(ctx);
|
||||
break;
|
||||
case OPC_MXU_D16MACF:
|
||||
/* TODO: Implement emulation of D16MACF instruction. */
|
||||
|
Loading…
Reference in New Issue
Block a user