xemu/target-mips/TODO
ths 72f341ed1e TLB address wraparound hopefully fixed now.
git-svn-id: svn://svn.savannah.nongnu.org/qemu/trunk@2342 c046a42c-6fe2-441c-8c8c-71466251a162
2007-01-21 03:13:58 +00:00

28 lines
838 B
Plaintext

Unsolved issues/bugs in the mips/mipsel backend
-----------------------------------------------
General
-------
- [ls][dw][lr] report broken (aligned) BadVAddr
- Missing per-CPU instruction decoding, currently all implemented
instructions are regarded as valid
- pcnet32 does not work for little endian emulation on big endian host
(probably not mips specific, but observable for mips-malta)
MIPS64
------
- No 64bit TLB support
- no 64bit wide registers for FPU
- 64bit mul/div handling broken
- DM[FT]C not implemented
"Generic" 4Kc system emulation
------------------------------
- Doesn't correspond to any real hardware.
MALTA system emulation
----------------------
- We fake firmware support instead of doing the real thing
- 2.4 Kernels receive spurious PIIX4 interrupts, indicates some
divergence from actual hardware.