xemu/target-mips
ths 7a387fffce Add MIPS32R2 instructions, and generally straighten out the instruction
decoding. This is also the first percent towards MIPS64 support.


git-svn-id: svn://svn.savannah.nongnu.org/qemu/trunk@2224 c046a42c-6fe2-441c-8c8c-71466251a162
2006-12-06 20:17:30 +00:00
..
cpu.h Add MIPS32R2 instructions, and generally straighten out the instruction 2006-12-06 20:17:30 +00:00
exec.h Add MIPS32R2 instructions, and generally straighten out the instruction 2006-12-06 20:17:30 +00:00
fop_template.c MIPS FPU support (Marius Goeger) 2006-06-14 12:56:19 +00:00
helper.c Add MIPS32R2 instructions, and generally straighten out the instruction 2006-12-06 20:17:30 +00:00
mips-defs.h Add MIPS32R2 instructions, and generally straighten out the instruction 2006-12-06 20:17:30 +00:00
op_helper_mem.c fix for mipsel (will need change for softmmu case) 2005-12-06 21:44:28 +00:00
op_helper.c Add MIPS32R2 instructions, and generally straighten out the instruction 2006-12-06 20:17:30 +00:00
op_mem.c lwu support - generate exception if unaligned pc (Marius Groeger) 2006-06-26 20:02:45 +00:00
op_template.c MIPS target (Jocelyn Mayer) 2005-07-02 14:58:51 +00:00
op.c Add MIPS32R2 instructions, and generally straighten out the instruction 2006-12-06 20:17:30 +00:00
translate.c Add MIPS32R2 instructions, and generally straighten out the instruction 2006-12-06 20:17:30 +00:00